xref: /OK3568_Linux_fs/u-boot/board/compulab/cm_t35/cm_t35.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2011 - 2013 CompuLab, Ltd. <www.compulab.co.il>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Authors: Mike Rapoport <mike@compulab.co.il>
5*4882a593Smuzhiyun  *	    Igor Grinberg <grinberg@compulab.co.il>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Derived from omap3evm and Beagle Board by
8*4882a593Smuzhiyun  *	Manikandan Pillai <mani.pillai@ti.com>
9*4882a593Smuzhiyun  *	Richard Woodruff <r-woodruff2@ti.com>
10*4882a593Smuzhiyun  *	Syed Mohammed Khasim <x0khasim@ti.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <status_led.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <net.h>
19*4882a593Smuzhiyun #include <i2c.h>
20*4882a593Smuzhiyun #include <usb.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <splash.h>
23*4882a593Smuzhiyun #include <twl4030.h>
24*4882a593Smuzhiyun #include <linux/compiler.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun #include <linux/errno.h>
28*4882a593Smuzhiyun #include <asm/arch/mem.h>
29*4882a593Smuzhiyun #include <asm/arch/mux.h>
30*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
31*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
32*4882a593Smuzhiyun #include <asm/mach-types.h>
33*4882a593Smuzhiyun #include <asm/ehci-omap.h>
34*4882a593Smuzhiyun #include <asm/gpio.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "../common/common.h"
37*4882a593Smuzhiyun #include "../common/eeprom.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun const omap3_sysinfo sysinfo = {
42*4882a593Smuzhiyun 	DDR_DISCRETE,
43*4882a593Smuzhiyun 	"CM-T3x board",
44*4882a593Smuzhiyun 	"NAND",
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * Routine: get_board_mem_timings
50*4882a593Smuzhiyun  * Description: If we use SPL then there is no x-loader nor config header
51*4882a593Smuzhiyun  * so we have to setup the DDR timings ourself on both banks.
52*4882a593Smuzhiyun  */
get_board_mem_timings(struct board_sdrc_timings * timings)53*4882a593Smuzhiyun void get_board_mem_timings(struct board_sdrc_timings *timings)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	timings->mr = MICRON_V_MR_165;
56*4882a593Smuzhiyun 	timings->mcfg = MICRON_V_MCFG_200(256 << 20); /* raswidth 14 needed */
57*4882a593Smuzhiyun 	timings->ctrla = MICRON_V_ACTIMA_165;
58*4882a593Smuzhiyun 	timings->ctrlb = MICRON_V_ACTIMB_165;
59*4882a593Smuzhiyun 	timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct splash_location splash_locations[] = {
64*4882a593Smuzhiyun 	{
65*4882a593Smuzhiyun 		.name = "nand",
66*4882a593Smuzhiyun 		.storage = SPLASH_STORAGE_NAND,
67*4882a593Smuzhiyun 		.flags = SPLASH_STORAGE_RAW,
68*4882a593Smuzhiyun 		.offset = 0x100000,
69*4882a593Smuzhiyun 	},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
splash_screen_prepare(void)72*4882a593Smuzhiyun int splash_screen_prepare(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	return splash_source_load(splash_locations,
75*4882a593Smuzhiyun 				  ARRAY_SIZE(splash_locations));
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Routine: board_init
80*4882a593Smuzhiyun  * Description: hardware init.
81*4882a593Smuzhiyun  */
board_init(void)82*4882a593Smuzhiyun int board_init(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* board id for Linux */
87*4882a593Smuzhiyun 	if (get_cpu_family() == CPU_OMAP34XX)
88*4882a593Smuzhiyun 		gd->bd->bi_arch_number = MACH_TYPE_CM_T35;
89*4882a593Smuzhiyun 	else
90*4882a593Smuzhiyun 		gd->bd->bi_arch_number = MACH_TYPE_CM_T3730;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* boot param addr */
93*4882a593Smuzhiyun 	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #if defined(CONFIG_LED_STATUS) && defined(CONFIG_LED_STATUS_BOOT_ENABLE)
96*4882a593Smuzhiyun 	status_led_set(CONFIG_LED_STATUS_BOOT, CONFIG_LED_STATUS_ON);
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Routine: get_board_rev
104*4882a593Smuzhiyun  * Description: read system revision
105*4882a593Smuzhiyun  */
get_board_rev(void)106*4882a593Smuzhiyun u32 get_board_rev(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	return cl_eeprom_get_board_rev(CONFIG_SYS_I2C_EEPROM_BUS);
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
misc_init_r(void)111*4882a593Smuzhiyun int misc_init_r(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	cl_print_pcb_info();
114*4882a593Smuzhiyun 	omap_die_id_display();
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * Routine: set_muxconf_regs
121*4882a593Smuzhiyun  * Description: Setting up the configuration Mux registers specific to the
122*4882a593Smuzhiyun  *		hardware. Many pins need to be moved from protect to primary
123*4882a593Smuzhiyun  *		mode.
124*4882a593Smuzhiyun  */
cm_t3x_set_common_muxconf(void)125*4882a593Smuzhiyun static void cm_t3x_set_common_muxconf(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	/* SDRC */
128*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D0),		(IEN  | PTD | DIS | M0)); /*SDRC_D0*/
129*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D1),		(IEN  | PTD | DIS | M0)); /*SDRC_D1*/
130*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D2),		(IEN  | PTD | DIS | M0)); /*SDRC_D2*/
131*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D3),		(IEN  | PTD | DIS | M0)); /*SDRC_D3*/
132*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D4),		(IEN  | PTD | DIS | M0)); /*SDRC_D4*/
133*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D5),		(IEN  | PTD | DIS | M0)); /*SDRC_D5*/
134*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D6),		(IEN  | PTD | DIS | M0)); /*SDRC_D6*/
135*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D7),		(IEN  | PTD | DIS | M0)); /*SDRC_D7*/
136*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D8),		(IEN  | PTD | DIS | M0)); /*SDRC_D8*/
137*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D9),		(IEN  | PTD | DIS | M0)); /*SDRC_D9*/
138*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D10),		(IEN  | PTD | DIS | M0)); /*SDRC_D10*/
139*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D11),		(IEN  | PTD | DIS | M0)); /*SDRC_D11*/
140*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D12),		(IEN  | PTD | DIS | M0)); /*SDRC_D12*/
141*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D13),		(IEN  | PTD | DIS | M0)); /*SDRC_D13*/
142*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D14),		(IEN  | PTD | DIS | M0)); /*SDRC_D14*/
143*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D15),		(IEN  | PTD | DIS | M0)); /*SDRC_D15*/
144*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D16),		(IEN  | PTD | DIS | M0)); /*SDRC_D16*/
145*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D17),		(IEN  | PTD | DIS | M0)); /*SDRC_D17*/
146*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D18),		(IEN  | PTD | DIS | M0)); /*SDRC_D18*/
147*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D19),		(IEN  | PTD | DIS | M0)); /*SDRC_D19*/
148*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D20),		(IEN  | PTD | DIS | M0)); /*SDRC_D20*/
149*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D21),		(IEN  | PTD | DIS | M0)); /*SDRC_D21*/
150*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D22),		(IEN  | PTD | DIS | M0)); /*SDRC_D22*/
151*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D23),		(IEN  | PTD | DIS | M0)); /*SDRC_D23*/
152*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D24),		(IEN  | PTD | DIS | M0)); /*SDRC_D24*/
153*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D25),		(IEN  | PTD | DIS | M0)); /*SDRC_D25*/
154*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D26),		(IEN  | PTD | DIS | M0)); /*SDRC_D26*/
155*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D27),		(IEN  | PTD | DIS | M0)); /*SDRC_D27*/
156*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D28),		(IEN  | PTD | DIS | M0)); /*SDRC_D28*/
157*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D29),		(IEN  | PTD | DIS | M0)); /*SDRC_D29*/
158*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D30),		(IEN  | PTD | DIS | M0)); /*SDRC_D30*/
159*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_D31),		(IEN  | PTD | DIS | M0)); /*SDRC_D31*/
160*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CLK),		(IEN  | PTD | DIS | M0)); /*SDRC_CLK*/
161*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS0),		(IEN  | PTD | DIS | M0)); /*SDRC_DQS0*/
162*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS1),		(IEN  | PTD | DIS | M0)); /*SDRC_DQS1*/
163*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS2),		(IEN  | PTD | DIS | M0)); /*SDRC_DQS2*/
164*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_DQS3),		(IEN  | PTD | DIS | M0)); /*SDRC_DQS3*/
165*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CKE0),		(IDIS | PTU | EN  | M0)); /*SDRC_CKE0*/
166*4882a593Smuzhiyun 	MUX_VAL(CP(SDRC_CKE1),		(IDIS | PTD | DIS | M7)); /*SDRC_CKE1*/
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* GPMC */
169*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A1),		(IDIS | PTU | EN  | M0)); /*GPMC_A1*/
170*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A2),		(IDIS | PTU | EN  | M0)); /*GPMC_A2*/
171*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A3),		(IDIS | PTU | EN  | M0)); /*GPMC_A3*/
172*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A4),		(IDIS | PTU | EN  | M0)); /*GPMC_A4*/
173*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A5),		(IDIS | PTU | EN  | M0)); /*GPMC_A5*/
174*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A6),		(IDIS | PTU | EN  | M0)); /*GPMC_A6*/
175*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A7),		(IDIS | PTU | EN  | M0)); /*GPMC_A7*/
176*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A8),		(IDIS | PTU | EN  | M0)); /*GPMC_A8*/
177*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A9),		(IDIS | PTU | EN  | M0)); /*GPMC_A9*/
178*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_A10),		(IDIS | PTU | EN  | M0)); /*GPMC_A10*/
179*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D0),		(IEN  | PTU | EN  | M0)); /*GPMC_D0*/
180*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D1),		(IEN  | PTU | EN  | M0)); /*GPMC_D1*/
181*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D2),		(IEN  | PTU | EN  | M0)); /*GPMC_D2*/
182*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D3),		(IEN  | PTU | EN  | M0)); /*GPMC_D3*/
183*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D4),		(IEN  | PTU | EN  | M0)); /*GPMC_D4*/
184*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D5),		(IEN  | PTU | EN  | M0)); /*GPMC_D5*/
185*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D6),		(IEN  | PTU | EN  | M0)); /*GPMC_D6*/
186*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D7),		(IEN  | PTU | EN  | M0)); /*GPMC_D7*/
187*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D8),		(IEN  | PTU | EN  | M0)); /*GPMC_D8*/
188*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D9),		(IEN  | PTU | EN  | M0)); /*GPMC_D9*/
189*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D10),		(IEN  | PTU | EN  | M0)); /*GPMC_D10*/
190*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D11),		(IEN  | PTU | EN  | M0)); /*GPMC_D11*/
191*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D12),		(IEN  | PTU | EN  | M0)); /*GPMC_D12*/
192*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D13),		(IEN  | PTU | EN  | M0)); /*GPMC_D13*/
193*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D14),		(IEN  | PTU | EN  | M0)); /*GPMC_D14*/
194*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_D15),		(IEN  | PTU | EN  | M0)); /*GPMC_D15*/
195*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS0),		(IDIS | PTU | EN  | M0)); /*GPMC_nCS0*/
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* SB-T35 Ethernet */
198*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS4),		(IEN  | PTU | EN  | M0)); /*GPMC_nCS4*/
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* DVI enable */
201*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS3),		(IDIS  | PTU | DIS  | M4));/*GPMC_nCS3*/
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* DataImage backlight */
204*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS7),		(IDIS  | PTU | DIS  | M4));/*GPIO_58*/
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* CM-T3x Ethernet */
207*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NCS5),		(IDIS | PTU | DIS | M0)); /*GPMC_nCS5*/
208*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_CLK),		(IEN  | PTD | DIS | M4)); /*GPIO_59*/
209*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NADV_ALE),	(IDIS | PTD | DIS | M0)); /*nADV_ALE*/
210*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NOE),		(IDIS | PTD | DIS | M0)); /*nOE*/
211*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NWE),		(IDIS | PTD | DIS | M0)); /*nWE*/
212*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NBE0_CLE),	(IDIS | PTU | EN  | M0)); /*nBE0_CLE*/
213*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NBE1),		(IDIS | PTD | DIS | M4)); /*GPIO_61*/
214*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_NWP),		(IEN  | PTD | DIS | M0)); /*nWP*/
215*4882a593Smuzhiyun 	MUX_VAL(CP(GPMC_WAIT0),		(IEN  | PTU | EN  | M0)); /*WAIT0*/
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* DSS */
218*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_PCLK),		(IDIS | PTD | DIS | M0)); /*DSS_PCLK*/
219*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_HSYNC),		(IDIS | PTD | DIS | M0)); /*DSS_HSYNC*/
220*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_VSYNC),		(IDIS | PTD | DIS | M0)); /*DSS_VSYNC*/
221*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_ACBIAS),		(IDIS | PTD | DIS | M0)); /*DSS_ACBIAS*/
222*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA6),		(IDIS | PTD | DIS | M0)); /*DSS_DATA6*/
223*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA7),		(IDIS | PTD | DIS | M0)); /*DSS_DATA7*/
224*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA8),		(IDIS | PTD | DIS | M0)); /*DSS_DATA8*/
225*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA9),		(IDIS | PTD | DIS | M0)); /*DSS_DATA9*/
226*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA10),		(IDIS | PTD | DIS | M0)); /*DSS_DATA10*/
227*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA11),		(IDIS | PTD | DIS | M0)); /*DSS_DATA11*/
228*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA12),		(IDIS | PTD | DIS | M0)); /*DSS_DATA12*/
229*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA13),		(IDIS | PTD | DIS | M0)); /*DSS_DATA13*/
230*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA14),		(IDIS | PTD | DIS | M0)); /*DSS_DATA14*/
231*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA15),		(IDIS | PTD | DIS | M0)); /*DSS_DATA15*/
232*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA16),		(IDIS | PTD | DIS | M0)); /*DSS_DATA16*/
233*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA17),		(IDIS | PTD | DIS | M0)); /*DSS_DATA17*/
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* serial interface */
236*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_RX_IRRX),	(IEN  | PTD | DIS | M0)); /*UART3_RX*/
237*4882a593Smuzhiyun 	MUX_VAL(CP(UART3_TX_IRTX),	(IDIS | PTD | DIS | M0)); /*UART3_TX*/
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* mUSB */
240*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_CLK),		(IEN  | PTD | DIS | M0)); /*HSUSB0_CLK*/
241*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_STP),		(IDIS | PTU | EN  | M0)); /*HSUSB0_STP*/
242*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DIR),		(IEN  | PTD | DIS | M0)); /*HSUSB0_DIR*/
243*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_NXT),		(IEN  | PTD | DIS | M0)); /*HSUSB0_NXT*/
244*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA0),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA0*/
245*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA1),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA1*/
246*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA2),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA2*/
247*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA3),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA3*/
248*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA4),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA4*/
249*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA5),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA5*/
250*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA6),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA6*/
251*4882a593Smuzhiyun 	MUX_VAL(CP(HSUSB0_DATA7),	(IEN  | PTD | DIS | M0)); /*HSUSB0_DATA7*/
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* USB EHCI */
254*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D0_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT0*/
255*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D1_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT1*/
256*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D2_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT2*/
257*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D7_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT3*/
258*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D4_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT4*/
259*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D5_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT5*/
260*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D6_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT6*/
261*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D3_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DT7*/
262*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D8_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_DIR*/
263*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D9_ES2),		(IEN  | PTD | EN  | M3)); /*HSUSB1_NXT*/
264*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_CTL_ES2),	(IDIS | PTD | DIS | M3)); /*HSUSB1_CLK*/
265*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_CLK_ES2),	(IDIS | PTU | DIS | M3)); /*HSUSB1_STP*/
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D14_ES2),	(IEN  | PTD | EN  | M3)); /*HSUSB2_DT0*/
268*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D15_ES2),	(IEN  | PTD | EN  | M3)); /*HSUSB2_DT1*/
269*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI1_CS3),		(IEN  | PTD | EN  | M3)); /*HSUSB2_DT2*/
270*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CS1),		(IEN  | PTD | EN  | M3)); /*HSUSB2_DT3*/
271*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_SIMO),	(IEN  | PTD | EN  | M3)); /*HSUSB2_DT4*/
272*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_SOMI),	(IEN  | PTD | EN  | M3)); /*HSUSB2_DT5*/
273*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CS0),		(IEN  | PTD | EN  | M3)); /*HSUSB2_DT6*/
274*4882a593Smuzhiyun 	MUX_VAL(CP(MCSPI2_CLK),		(IEN  | PTD | EN  | M3)); /*HSUSB2_DT7*/
275*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D12_ES2),	(IEN  | PTD | EN  | M3)); /*HSUSB2_DIR*/
276*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D13_ES2),	(IEN  | PTD | EN  | M3)); /*HSUSB2_NXT*/
277*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D10_ES2),	(IDIS | PTD | DIS | M3)); /*HSUSB2_CLK*/
278*4882a593Smuzhiyun 	MUX_VAL(CP(ETK_D11_ES2),	(IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* SB_T35_USB_HUB_RESET_GPIO */
281*4882a593Smuzhiyun 	MUX_VAL(CP(CAM_WEN),		(IDIS | PTD | DIS | M4)); /*GPIO_167*/
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* I2C1 */
284*4882a593Smuzhiyun 	MUX_VAL(CP(I2C1_SCL),		(IEN  | PTU | EN  | M0)); /*I2C1_SCL*/
285*4882a593Smuzhiyun 	MUX_VAL(CP(I2C1_SDA),		(IEN  | PTU | EN  | M0)); /*I2C1_SDA*/
286*4882a593Smuzhiyun 	/* I2C2 */
287*4882a593Smuzhiyun 	MUX_VAL(CP(I2C2_SCL),		(IEN  | PTU | EN  | M0)); /*I2C2_SCL*/
288*4882a593Smuzhiyun 	MUX_VAL(CP(I2C2_SDA),		(IEN  | PTU | EN  | M0)); /*I2C2_SDA*/
289*4882a593Smuzhiyun 	/* I2C3 */
290*4882a593Smuzhiyun 	MUX_VAL(CP(I2C3_SCL),		(IEN  | PTU | EN  | M0)); /*I2C3_SCL*/
291*4882a593Smuzhiyun 	MUX_VAL(CP(I2C3_SDA),		(IEN  | PTU | EN  | M0)); /*I2C3_SDA*/
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* control and debug */
294*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_32K),		(IEN  | PTD | DIS | M0)); /*SYS_32K*/
295*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKREQ),		(IEN  | PTD | DIS | M0)); /*SYS_CLKREQ*/
296*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_NIRQ),		(IEN  | PTU | EN  | M0)); /*SYS_nIRQ*/
297*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_OFF_MODE),	(IEN  | PTD | DIS | M0)); /*OFF_MODE*/
298*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKOUT1),	(IEN  | PTD | DIS | M0)); /*CLKOUT1*/
299*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_CLKOUT2),	(IDIS | PTU | DIS | M4)); /*green LED*/
300*4882a593Smuzhiyun 	MUX_VAL(CP(JTAG_NTRST),		(IEN  | PTD | DIS | M0)); /*JTAG_NTRST*/
301*4882a593Smuzhiyun 	MUX_VAL(CP(JTAG_TCK),		(IEN  | PTD | DIS | M0)); /*JTAG_TCK*/
302*4882a593Smuzhiyun 	MUX_VAL(CP(JTAG_TMS),		(IEN  | PTD | DIS | M0)); /*JTAG_TMS*/
303*4882a593Smuzhiyun 	MUX_VAL(CP(JTAG_TDI),		(IEN  | PTD | DIS | M0)); /*JTAG_TDI*/
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* MMC1 */
306*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_CLK),		(IDIS | PTU | EN  | M0)); /*MMC1_CLK*/
307*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_CMD),		(IEN  | PTU | EN  | M0)); /*MMC1_CMD*/
308*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT0),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT0*/
309*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT1),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT1*/
310*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT2),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT2*/
311*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT3),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT3*/
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* SPI */
314*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_CLKR),	(IEN | PTD | DIS | M1)); /*MCSPI4_CLK*/
315*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DX),		(IEN | PTD | DIS | M1)); /*MCSPI4_SIMO*/
316*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_DR),		(IEN | PTD | DIS | M1)); /*MCSPI4_SOMI*/
317*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSX),		(IEN | PTU | EN  | M1)); /*MCSPI4_CS0*/
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* display controls */
320*4882a593Smuzhiyun 	MUX_VAL(CP(MCBSP1_FSR),		(IDIS | PTU | DIS | M4)); /*GPIO_157*/
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
cm_t35_set_muxconf(void)323*4882a593Smuzhiyun static void cm_t35_set_muxconf(void)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	/* DSS */
326*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA0),		(IDIS | PTD | DIS | M0)); /*DSS_DATA0*/
327*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA1),		(IDIS | PTD | DIS | M0)); /*DSS_DATA1*/
328*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA2),		(IDIS | PTD | DIS | M0)); /*DSS_DATA2*/
329*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA3),		(IDIS | PTD | DIS | M0)); /*DSS_DATA3*/
330*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA4),		(IDIS | PTD | DIS | M0)); /*DSS_DATA4*/
331*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA5),		(IDIS | PTD | DIS | M0)); /*DSS_DATA5*/
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA18),         (IDIS | PTD | DIS | M0)); /*DSS_DATA18*/
334*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA19),         (IDIS | PTD | DIS | M0)); /*DSS_DATA19*/
335*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA20),         (IDIS | PTD | DIS | M0)); /*DSS_DATA20*/
336*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA21),         (IDIS | PTD | DIS | M0)); /*DSS_DATA21*/
337*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA22),         (IDIS | PTD | DIS | M0)); /*DSS_DATA22*/
338*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA23),         (IDIS | PTD | DIS | M0)); /*DSS_DATA23*/
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* MMC1 */
341*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT4),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT4*/
342*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT5),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT5*/
343*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT6),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT6*/
344*4882a593Smuzhiyun 	MUX_VAL(CP(MMC1_DAT7),		(IEN  | PTU | EN  | M0)); /*MMC1_DAT7*/
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
cm_t3730_set_muxconf(void)347*4882a593Smuzhiyun static void cm_t3730_set_muxconf(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	/* DSS */
350*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA18),		(IDIS | PTD | DIS | M3)); /*DSS_DATA0*/
351*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA19),		(IDIS | PTD | DIS | M3)); /*DSS_DATA1*/
352*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA20),		(IDIS | PTD | DIS | M3)); /*DSS_DATA2*/
353*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA21),		(IDIS | PTD | DIS | M3)); /*DSS_DATA3*/
354*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA22),		(IDIS | PTD | DIS | M3)); /*DSS_DATA4*/
355*4882a593Smuzhiyun 	MUX_VAL(CP(DSS_DATA23),		(IDIS | PTD | DIS | M3)); /*DSS_DATA5*/
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT0),		(IDIS | PTD | DIS | M3)); /*DSS_DATA18*/
358*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT1),		(IDIS | PTD | DIS | M3)); /*DSS_DATA19*/
359*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT3),		(IDIS | PTD | DIS | M3)); /*DSS_DATA20*/
360*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT4),		(IDIS | PTD | DIS | M3)); /*DSS_DATA21*/
361*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT5),		(IDIS | PTD | DIS | M3)); /*DSS_DATA22*/
362*4882a593Smuzhiyun 	MUX_VAL(CP(SYS_BOOT6),		(IDIS | PTD | DIS | M3)); /*DSS_DATA23*/
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
set_muxconf_regs(void)365*4882a593Smuzhiyun void set_muxconf_regs(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	cm_t3x_set_common_muxconf();
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (get_cpu_family() == CPU_OMAP34XX)
370*4882a593Smuzhiyun 		cm_t35_set_muxconf();
371*4882a593Smuzhiyun 	else
372*4882a593Smuzhiyun 		cm_t3730_set_muxconf();
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #if defined(CONFIG_MMC)
376*4882a593Smuzhiyun #define SB_T35_WP_GPIO 59
377*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)378*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	u8 val;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO, &val))
383*4882a593Smuzhiyun 		return -1;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return !(val & 1);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)388*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	return omap_mmc_init(0, 0, 0, -1, SB_T35_WP_GPIO);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_power_init(void)395*4882a593Smuzhiyun void board_mmc_power_init(void)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	twl4030_power_mmc_init(0);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_OMAP24XX
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  * Routine: reset_net_chip
404*4882a593Smuzhiyun  * Description: reset the Ethernet controller via TPS65930 GPIO
405*4882a593Smuzhiyun  */
cm_t3x_reset_net_chip(int gpio)406*4882a593Smuzhiyun static int cm_t3x_reset_net_chip(int gpio)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	/* Set GPIO1 of TPS65930 as output */
409*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x03,
410*4882a593Smuzhiyun 			     0x02);
411*4882a593Smuzhiyun 	/* Send a pulse on the GPIO pin */
412*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
413*4882a593Smuzhiyun 			     0x02);
414*4882a593Smuzhiyun 	udelay(1);
415*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x09,
416*4882a593Smuzhiyun 			     0x02);
417*4882a593Smuzhiyun 	mdelay(40);
418*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
419*4882a593Smuzhiyun 			     0x02);
420*4882a593Smuzhiyun 	mdelay(1);
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun #else
cm_t3x_reset_net_chip(int gpio)424*4882a593Smuzhiyun static inline int cm_t3x_reset_net_chip(int gpio) { return 0; }
425*4882a593Smuzhiyun #endif
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun  * Routine: handle_mac_address
430*4882a593Smuzhiyun  * Description: prepare MAC address for on-board Ethernet.
431*4882a593Smuzhiyun  */
handle_mac_address(void)432*4882a593Smuzhiyun static int handle_mac_address(void)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	unsigned char enetaddr[6];
435*4882a593Smuzhiyun 	int rc;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	rc = eth_env_get_enetaddr("ethaddr", enetaddr);
438*4882a593Smuzhiyun 	if (rc)
439*4882a593Smuzhiyun 		return 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	rc = cl_eeprom_read_mac_addr(enetaddr, CONFIG_SYS_I2C_EEPROM_BUS);
442*4882a593Smuzhiyun 	if (rc)
443*4882a593Smuzhiyun 		return rc;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!is_valid_ethaddr(enetaddr))
446*4882a593Smuzhiyun 		return -1;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return eth_env_set_enetaddr("ethaddr", enetaddr);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun  * Routine: board_eth_init
453*4882a593Smuzhiyun  * Description: initialize module and base-board Ethernet chips
454*4882a593Smuzhiyun  */
board_eth_init(bd_t * bis)455*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	int rc = 0, rc1 = 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	rc1 = handle_mac_address();
460*4882a593Smuzhiyun 	if (rc1)
461*4882a593Smuzhiyun 		printf("No MAC address found! ");
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	rc1 = cl_omap3_smc911x_init(0, 5, CM_T3X_SMC911X_BASE,
464*4882a593Smuzhiyun 				    cm_t3x_reset_net_chip, -EINVAL);
465*4882a593Smuzhiyun 	if (rc1 > 0)
466*4882a593Smuzhiyun 		rc++;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	rc1 = cl_omap3_smc911x_init(1, 4, SB_T35_SMC911X_BASE, NULL, -EINVAL);
469*4882a593Smuzhiyun 	if (rc1 > 0)
470*4882a593Smuzhiyun 		rc++;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return rc;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun #endif
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_OMAP
477*4882a593Smuzhiyun struct omap_usbhs_board_data usbhs_bdata = {
478*4882a593Smuzhiyun 	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
479*4882a593Smuzhiyun 	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
480*4882a593Smuzhiyun 	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun #define SB_T35_USB_HUB_RESET_GPIO	167
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)484*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
485*4882a593Smuzhiyun 		  struct ehci_hccr **hccr, struct ehci_hcor **hcor)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	u8 val;
488*4882a593Smuzhiyun 	int offset;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	cl_usb_hub_init(SB_T35_USB_HUB_RESET_GPIO, "sb-t35 hub rst");
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_GPIODATADIR1;
493*4882a593Smuzhiyun 	twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, offset, &val);
494*4882a593Smuzhiyun 	/* Set GPIO6 and GPIO7 of TPS65930 as output */
495*4882a593Smuzhiyun 	val |= 0xC0;
496*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, val);
497*4882a593Smuzhiyun 	offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_SETGPIODATAOUT1;
498*4882a593Smuzhiyun 	/* Take both PHYs out of reset */
499*4882a593Smuzhiyun 	twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, 0xC0);
500*4882a593Smuzhiyun 	udelay(1);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
ehci_hcd_stop(void)505*4882a593Smuzhiyun int ehci_hcd_stop(void)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	cl_usb_hub_deinit(SB_T35_USB_HUB_RESET_GPIO);
508*4882a593Smuzhiyun 	return omap_ehci_hcd_stop();
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun #endif /* CONFIG_USB_EHCI_OMAP */
511