1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Pinmux configuration for Compulab CM-T335 board
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013, Compulab Ltd - http://compulab.co.il/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Ilya Ledvich <ilya@compulab.co.il>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
13*4882a593Smuzhiyun #include <asm/arch/hardware.h>
14*4882a593Smuzhiyun #include <asm/arch/mux.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
18*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},
19*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},
20*4882a593Smuzhiyun {-1},
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static struct module_pin_mux uart1_pin_mux[] = {
24*4882a593Smuzhiyun {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},
25*4882a593Smuzhiyun {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},
26*4882a593Smuzhiyun {OFFSET(uart1_ctsn), (MODE(0) | PULLUP_EN | RXACTIVE)},
27*4882a593Smuzhiyun {OFFSET(uart1_rtsn), (MODE(0) | PULLUDEN)},
28*4882a593Smuzhiyun {-1},
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
32*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},
33*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},
34*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},
35*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},
36*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},
37*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},
38*4882a593Smuzhiyun {-1},
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
42*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
43*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
44*4882a593Smuzhiyun {-1},
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static struct module_pin_mux i2c1_pin_mux[] = {
48*4882a593Smuzhiyun /* I2C_DATA */
49*4882a593Smuzhiyun {OFFSET(uart0_ctsn), (MODE(3) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
50*4882a593Smuzhiyun /* I2C_SCLK */
51*4882a593Smuzhiyun {OFFSET(uart0_rtsn), (MODE(3) | RXACTIVE | PULLUDDIS | SLEWCTRL)},
52*4882a593Smuzhiyun {-1},
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct module_pin_mux rgmii1_pin_mux[] = {
56*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
57*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
58*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
59*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
60*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
61*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
62*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
63*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
64*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
65*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
66*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
67*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
68*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
69*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
70*4882a593Smuzhiyun {-1},
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
74*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
75*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
76*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
77*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
78*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
79*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
80*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
81*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
82*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
83*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
84*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
85*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
86*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
87*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
88*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
89*4882a593Smuzhiyun {-1},
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static struct module_pin_mux eth_phy_rst_pin_mux[] = {
93*4882a593Smuzhiyun {OFFSET(emu0), (MODE(7) | PULLUDDIS)}, /* GPIO3_7 */
94*4882a593Smuzhiyun {-1},
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static struct module_pin_mux status_led_pin_mux[] = {
98*4882a593Smuzhiyun {OFFSET(gpmc_csn3), (MODE(7) | PULLUDEN)}, /* GPIO2_0 */
99*4882a593Smuzhiyun {-1},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
set_uart_mux_conf(void)102*4882a593Smuzhiyun void set_uart_mux_conf(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
105*4882a593Smuzhiyun configure_module_pin_mux(uart1_pin_mux);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
set_mux_conf_regs(void)108*4882a593Smuzhiyun void set_mux_conf_regs(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
111*4882a593Smuzhiyun configure_module_pin_mux(i2c1_pin_mux);
112*4882a593Smuzhiyun configure_module_pin_mux(rgmii1_pin_mux);
113*4882a593Smuzhiyun configure_module_pin_mux(eth_phy_rst_pin_mux);
114*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
115*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
116*4882a593Smuzhiyun configure_module_pin_mux(status_led_pin_mux);
117*4882a593Smuzhiyun }
118