xref: /OK3568_Linux_fs/u-boot/board/compulab/cm_fx6/spl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SPL specific code for Compulab CM-FX6 board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Nikita Kiryanov <nikita@compulab.co.il>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <spl.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun enum ddr_config {
26*4882a593Smuzhiyun 	DDR_16BIT_256MB,
27*4882a593Smuzhiyun 	DDR_32BIT_512MB,
28*4882a593Smuzhiyun 	DDR_32BIT_1GB,
29*4882a593Smuzhiyun 	DDR_64BIT_1GB,
30*4882a593Smuzhiyun 	DDR_64BIT_2GB,
31*4882a593Smuzhiyun 	DDR_64BIT_4GB,
32*4882a593Smuzhiyun 	DDR_UNKNOWN,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * Below DRAM_RESET[DDR_SEL] = 0 which is incorrect according to
37*4882a593Smuzhiyun  * Freescale QRM, but this is exactly the value used by the automatic
38*4882a593Smuzhiyun  * calibration script and it works also in all our tests, so we leave
39*4882a593Smuzhiyun  * it as is at this point.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define CM_FX6_DDR_IOMUX_CFG \
42*4882a593Smuzhiyun 	.dram_sdqs0	= 0x00000038, \
43*4882a593Smuzhiyun 	.dram_sdqs1	= 0x00000038, \
44*4882a593Smuzhiyun 	.dram_sdqs2	= 0x00000038, \
45*4882a593Smuzhiyun 	.dram_sdqs3	= 0x00000038, \
46*4882a593Smuzhiyun 	.dram_sdqs4	= 0x00000038, \
47*4882a593Smuzhiyun 	.dram_sdqs5	= 0x00000038, \
48*4882a593Smuzhiyun 	.dram_sdqs6	= 0x00000038, \
49*4882a593Smuzhiyun 	.dram_sdqs7	= 0x00000038, \
50*4882a593Smuzhiyun 	.dram_dqm0	= 0x00000038, \
51*4882a593Smuzhiyun 	.dram_dqm1	= 0x00000038, \
52*4882a593Smuzhiyun 	.dram_dqm2	= 0x00000038, \
53*4882a593Smuzhiyun 	.dram_dqm3	= 0x00000038, \
54*4882a593Smuzhiyun 	.dram_dqm4	= 0x00000038, \
55*4882a593Smuzhiyun 	.dram_dqm5	= 0x00000038, \
56*4882a593Smuzhiyun 	.dram_dqm6	= 0x00000038, \
57*4882a593Smuzhiyun 	.dram_dqm7	= 0x00000038, \
58*4882a593Smuzhiyun 	.dram_cas	= 0x00000038, \
59*4882a593Smuzhiyun 	.dram_ras	= 0x00000038, \
60*4882a593Smuzhiyun 	.dram_sdclk_0	= 0x00000038, \
61*4882a593Smuzhiyun 	.dram_sdclk_1	= 0x00000038, \
62*4882a593Smuzhiyun 	.dram_sdcke0	= 0x00003000, \
63*4882a593Smuzhiyun 	.dram_sdcke1	= 0x00003000, \
64*4882a593Smuzhiyun 	.dram_reset	= 0x00000038, \
65*4882a593Smuzhiyun 	.dram_sdba2	= 0x00000000, \
66*4882a593Smuzhiyun 	.dram_sdodt0	= 0x00000038, \
67*4882a593Smuzhiyun 	.dram_sdodt1	= 0x00000038,
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CM_FX6_GPR_IOMUX_CFG \
70*4882a593Smuzhiyun 	.grp_b0ds	= 0x00000038, \
71*4882a593Smuzhiyun 	.grp_b1ds	= 0x00000038, \
72*4882a593Smuzhiyun 	.grp_b2ds	= 0x00000038, \
73*4882a593Smuzhiyun 	.grp_b3ds	= 0x00000038, \
74*4882a593Smuzhiyun 	.grp_b4ds	= 0x00000038, \
75*4882a593Smuzhiyun 	.grp_b5ds	= 0x00000038, \
76*4882a593Smuzhiyun 	.grp_b6ds	= 0x00000038, \
77*4882a593Smuzhiyun 	.grp_b7ds	= 0x00000038, \
78*4882a593Smuzhiyun 	.grp_addds	= 0x00000038, \
79*4882a593Smuzhiyun 	.grp_ddrmode_ctl = 0x00020000, \
80*4882a593Smuzhiyun 	.grp_ddrpke	= 0x00000000, \
81*4882a593Smuzhiyun 	.grp_ddrmode	= 0x00020000, \
82*4882a593Smuzhiyun 	.grp_ctlds	= 0x00000038, \
83*4882a593Smuzhiyun 	.grp_ddr_type	= 0x000C0000,
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static struct mx6sdl_iomux_ddr_regs ddr_iomux_s = { CM_FX6_DDR_IOMUX_CFG };
86*4882a593Smuzhiyun static struct mx6sdl_iomux_grp_regs grp_iomux_s = { CM_FX6_GPR_IOMUX_CFG };
87*4882a593Smuzhiyun static struct mx6dq_iomux_ddr_regs ddr_iomux_q = { CM_FX6_DDR_IOMUX_CFG };
88*4882a593Smuzhiyun static struct mx6dq_iomux_grp_regs grp_iomux_q = { CM_FX6_GPR_IOMUX_CFG };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static struct mx6_mmdc_calibration cm_fx6_calib_s = {
91*4882a593Smuzhiyun 	.p0_mpwldectrl0	= 0x005B0061,
92*4882a593Smuzhiyun 	.p0_mpwldectrl1	= 0x004F0055,
93*4882a593Smuzhiyun 	.p0_mpdgctrl0	= 0x0314030C,
94*4882a593Smuzhiyun 	.p0_mpdgctrl1	= 0x025C0268,
95*4882a593Smuzhiyun 	.p0_mprddlctl	= 0x42464646,
96*4882a593Smuzhiyun 	.p0_mpwrdlctl	= 0x36322C34,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static struct mx6_ddr_sysinfo cm_fx6_sysinfo_s = {
100*4882a593Smuzhiyun 	.cs1_mirror	= 1,
101*4882a593Smuzhiyun 	.cs_density	= 16,
102*4882a593Smuzhiyun 	.bi_on		= 1,
103*4882a593Smuzhiyun 	.rtt_nom	= 1,
104*4882a593Smuzhiyun 	.rtt_wr		= 0,
105*4882a593Smuzhiyun 	.ralat		= 5,
106*4882a593Smuzhiyun 	.walat		= 1,
107*4882a593Smuzhiyun 	.mif3_mode	= 3,
108*4882a593Smuzhiyun 	.rst_to_cke	= 0x23,
109*4882a593Smuzhiyun 	.sde_to_rst	= 0x10,
110*4882a593Smuzhiyun 	.refsel = 1,		/* Refresh cycles at 32KHz */
111*4882a593Smuzhiyun 	.refr = 7,		/* 8 refresh commands per refresh cycle */
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct mx6_ddr3_cfg cm_fx6_ddr3_cfg_s = {
115*4882a593Smuzhiyun 	.mem_speed	= 800,
116*4882a593Smuzhiyun 	.density	= 4,
117*4882a593Smuzhiyun 	.rowaddr	= 14,
118*4882a593Smuzhiyun 	.coladdr	= 10,
119*4882a593Smuzhiyun 	.pagesz		= 2,
120*4882a593Smuzhiyun 	.trcd		= 1800,
121*4882a593Smuzhiyun 	.trcmin		= 5200,
122*4882a593Smuzhiyun 	.trasmin	= 3600,
123*4882a593Smuzhiyun 	.SRT		= 0,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
spl_mx6s_dram_init(enum ddr_config dram_config,bool reset)126*4882a593Smuzhiyun static void spl_mx6s_dram_init(enum ddr_config dram_config, bool reset)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	if (reset)
129*4882a593Smuzhiyun 		((struct mmdc_p_regs *)MX6_MMDC_P0_MDCTL)->mdmisc = 2;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	switch (dram_config) {
132*4882a593Smuzhiyun 	case DDR_16BIT_256MB:
133*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.dsize = 0;
134*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.ncs = 1;
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	case DDR_32BIT_512MB:
137*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.dsize = 1;
138*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.ncs = 1;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case DDR_32BIT_1GB:
141*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.dsize = 1;
142*4882a593Smuzhiyun 		cm_fx6_sysinfo_s.ncs = 2;
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	default:
145*4882a593Smuzhiyun 		puts("Tried to setup invalid DDR configuration\n");
146*4882a593Smuzhiyun 		hang();
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	mx6_dram_cfg(&cm_fx6_sysinfo_s, &cm_fx6_calib_s, &cm_fx6_ddr3_cfg_s);
150*4882a593Smuzhiyun 	udelay(100);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct mx6_mmdc_calibration cm_fx6_calib_q = {
154*4882a593Smuzhiyun 	.p0_mpwldectrl0	= 0x00630068,
155*4882a593Smuzhiyun 	.p0_mpwldectrl1	= 0x0068005D,
156*4882a593Smuzhiyun 	.p0_mpdgctrl0	= 0x04140428,
157*4882a593Smuzhiyun 	.p0_mpdgctrl1	= 0x037C037C,
158*4882a593Smuzhiyun 	.p0_mprddlctl	= 0x3C30303A,
159*4882a593Smuzhiyun 	.p0_mpwrdlctl	= 0x3A344038,
160*4882a593Smuzhiyun 	.p1_mpwldectrl0	= 0x0035004C,
161*4882a593Smuzhiyun 	.p1_mpwldectrl1	= 0x00170026,
162*4882a593Smuzhiyun 	.p1_mpdgctrl0	= 0x0374037C,
163*4882a593Smuzhiyun 	.p1_mpdgctrl1	= 0x0350032C,
164*4882a593Smuzhiyun 	.p1_mprddlctl	= 0x30322A3C,
165*4882a593Smuzhiyun 	.p1_mpwrdlctl	= 0x48304A3E,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct mx6_ddr_sysinfo cm_fx6_sysinfo_q = {
169*4882a593Smuzhiyun 	.cs_density	= 16,
170*4882a593Smuzhiyun 	.cs1_mirror	= 1,
171*4882a593Smuzhiyun 	.bi_on		= 1,
172*4882a593Smuzhiyun 	.rtt_nom	= 1,
173*4882a593Smuzhiyun 	.rtt_wr		= 0,
174*4882a593Smuzhiyun 	.ralat		= 5,
175*4882a593Smuzhiyun 	.walat		= 1,
176*4882a593Smuzhiyun 	.mif3_mode	= 3,
177*4882a593Smuzhiyun 	.rst_to_cke	= 0x23,
178*4882a593Smuzhiyun 	.sde_to_rst	= 0x10,
179*4882a593Smuzhiyun 	.refsel = 1,		/* Refresh cycles at 32KHz */
180*4882a593Smuzhiyun 	.refr = 7,		/* 8 refresh commands per refresh cycle */
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct mx6_ddr3_cfg cm_fx6_ddr3_cfg_q = {
184*4882a593Smuzhiyun 	.mem_speed	= 1066,
185*4882a593Smuzhiyun 	.density	= 4,
186*4882a593Smuzhiyun 	.rowaddr	= 14,
187*4882a593Smuzhiyun 	.coladdr	= 10,
188*4882a593Smuzhiyun 	.pagesz		= 2,
189*4882a593Smuzhiyun 	.trcd		= 1324,
190*4882a593Smuzhiyun 	.trcmin		= 59500,
191*4882a593Smuzhiyun 	.trasmin	= 9750,
192*4882a593Smuzhiyun 	.SRT		= 0,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
spl_mx6q_dram_init(enum ddr_config dram_config,bool reset)195*4882a593Smuzhiyun static void spl_mx6q_dram_init(enum ddr_config dram_config, bool reset)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	if (reset)
198*4882a593Smuzhiyun 		((struct mmdc_p_regs *)MX6_MMDC_P0_MDCTL)->mdmisc = 2;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	cm_fx6_ddr3_cfg_q.rowaddr = 14;
201*4882a593Smuzhiyun 	switch (dram_config) {
202*4882a593Smuzhiyun 	case DDR_16BIT_256MB:
203*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.dsize = 0;
204*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.ncs = 1;
205*4882a593Smuzhiyun 		break;
206*4882a593Smuzhiyun 	case DDR_32BIT_512MB:
207*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.dsize = 1;
208*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.ncs = 1;
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	case DDR_64BIT_1GB:
211*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.dsize = 2;
212*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.ncs = 1;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	case DDR_64BIT_2GB:
215*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.dsize = 2;
216*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.ncs = 2;
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 	case DDR_64BIT_4GB:
219*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.dsize = 2;
220*4882a593Smuzhiyun 		cm_fx6_sysinfo_q.ncs = 2;
221*4882a593Smuzhiyun 		cm_fx6_ddr3_cfg_q.rowaddr = 15;
222*4882a593Smuzhiyun 		break;
223*4882a593Smuzhiyun 	default:
224*4882a593Smuzhiyun 		puts("Tried to setup invalid DDR configuration\n");
225*4882a593Smuzhiyun 		hang();
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	mx6_dram_cfg(&cm_fx6_sysinfo_q, &cm_fx6_calib_q, &cm_fx6_ddr3_cfg_q);
229*4882a593Smuzhiyun 	udelay(100);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
cm_fx6_spl_dram_init(void)232*4882a593Smuzhiyun static int cm_fx6_spl_dram_init(void)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	unsigned long bank1_size, bank2_size;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	switch (get_cpu_type()) {
237*4882a593Smuzhiyun 	case MXC_CPU_MX6SOLO:
238*4882a593Smuzhiyun 		mx6sdl_dram_iocfg(64, &ddr_iomux_s, &grp_iomux_s);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		spl_mx6s_dram_init(DDR_32BIT_1GB, false);
241*4882a593Smuzhiyun 		bank1_size = get_ram_size((long int *)PHYS_SDRAM_1, 0x80000000);
242*4882a593Smuzhiyun 		bank2_size = get_ram_size((long int *)PHYS_SDRAM_2, 0x80000000);
243*4882a593Smuzhiyun 		if (bank1_size == 0x20000000) {
244*4882a593Smuzhiyun 			if (bank2_size == 0x20000000)
245*4882a593Smuzhiyun 				return 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 			spl_mx6s_dram_init(DDR_32BIT_512MB, true);
248*4882a593Smuzhiyun 			return 0;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		spl_mx6s_dram_init(DDR_16BIT_256MB, true);
252*4882a593Smuzhiyun 		bank1_size = get_ram_size((long int *)PHYS_SDRAM_1, 0x80000000);
253*4882a593Smuzhiyun 		if (bank1_size == 0x10000000)
254*4882a593Smuzhiyun 			return 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case MXC_CPU_MX6D:
258*4882a593Smuzhiyun 	case MXC_CPU_MX6Q:
259*4882a593Smuzhiyun 		mx6dq_dram_iocfg(64, &ddr_iomux_q, &grp_iomux_q);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		spl_mx6q_dram_init(DDR_64BIT_4GB, false);
262*4882a593Smuzhiyun 		bank1_size = get_ram_size((long int *)PHYS_SDRAM_1, 0x80000000);
263*4882a593Smuzhiyun 		if (bank1_size == 0x80000000)
264*4882a593Smuzhiyun 			return 0;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		if (bank1_size == 0x40000000) {
267*4882a593Smuzhiyun 			bank2_size = get_ram_size((long int *)PHYS_SDRAM_2,
268*4882a593Smuzhiyun 								0x80000000);
269*4882a593Smuzhiyun 			if (bank2_size == 0x40000000) {
270*4882a593Smuzhiyun 				/* Don't do a full reset here */
271*4882a593Smuzhiyun 				spl_mx6q_dram_init(DDR_64BIT_2GB, false);
272*4882a593Smuzhiyun 			} else {
273*4882a593Smuzhiyun 				spl_mx6q_dram_init(DDR_64BIT_1GB, true);
274*4882a593Smuzhiyun 			}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 			return 0;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		spl_mx6q_dram_init(DDR_32BIT_512MB, true);
280*4882a593Smuzhiyun 		bank1_size = get_ram_size((long int *)PHYS_SDRAM_1, 0x80000000);
281*4882a593Smuzhiyun 		if (bank1_size == 0x20000000)
282*4882a593Smuzhiyun 			return 0;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		spl_mx6q_dram_init(DDR_16BIT_256MB, true);
285*4882a593Smuzhiyun 		bank1_size = get_ram_size((long int *)PHYS_SDRAM_1, 0x80000000);
286*4882a593Smuzhiyun 		if (bank1_size == 0x10000000)
287*4882a593Smuzhiyun 			return 0;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return -1;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
296*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
297*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
cm_fx6_setup_uart(void)300*4882a593Smuzhiyun static void cm_fx6_setup_uart(void)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(uart4_pads);
303*4882a593Smuzhiyun 	enable_uart_clk(1);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #ifdef CONFIG_SPL_SPI_SUPPORT
cm_fx6_setup_ecspi(void)307*4882a593Smuzhiyun static void cm_fx6_setup_ecspi(void)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	cm_fx6_set_ecspi_iomux();
310*4882a593Smuzhiyun 	enable_spi_clk(1, 0);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun #else
cm_fx6_setup_ecspi(void)313*4882a593Smuzhiyun static void cm_fx6_setup_ecspi(void) { }
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 
board_init_f(ulong dummy)316*4882a593Smuzhiyun void board_init_f(ulong dummy)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/*
321*4882a593Smuzhiyun 	 * We don't use DMA in SPL, but we do need it in U-Boot. U-Boot
322*4882a593Smuzhiyun 	 * initializes DMA very early (before all board code), so the only
323*4882a593Smuzhiyun 	 * opportunity we have to initialize APBHDMA clocks is in SPL.
324*4882a593Smuzhiyun 	 */
325*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
326*4882a593Smuzhiyun 	enable_usdhc_clk(1, 2);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	arch_cpu_init();
329*4882a593Smuzhiyun 	timer_init();
330*4882a593Smuzhiyun 	cm_fx6_setup_ecspi();
331*4882a593Smuzhiyun 	cm_fx6_setup_uart();
332*4882a593Smuzhiyun 	get_clocks();
333*4882a593Smuzhiyun 	preloader_console_init();
334*4882a593Smuzhiyun 	gpio_direction_output(CM_FX6_GREEN_LED, 1);
335*4882a593Smuzhiyun 	if (cm_fx6_spl_dram_init()) {
336*4882a593Smuzhiyun 		puts("!!!ERROR!!! DRAM detection failed!!!\n");
337*4882a593Smuzhiyun 		hang();
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
341*4882a593Smuzhiyun 	board_init_r(NULL, 0);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
board_boot_order(u32 * spl_boot_list)344*4882a593Smuzhiyun void board_boot_order(u32 *spl_boot_list)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	spl_boot_list[0] = spl_boot_device();
347*4882a593Smuzhiyun 	switch (spl_boot_list[0]) {
348*4882a593Smuzhiyun 	case BOOT_DEVICE_SPI:
349*4882a593Smuzhiyun 		spl_boot_list[1] = BOOT_DEVICE_MMC1;
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case BOOT_DEVICE_MMC1:
352*4882a593Smuzhiyun 		spl_boot_list[1] = BOOT_DEVICE_SPI;
353*4882a593Smuzhiyun 		break;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #ifdef CONFIG_SPL_MMC_SUPPORT
358*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg = {
359*4882a593Smuzhiyun 	.esdhc_base = USDHC3_BASE_ADDR,
360*4882a593Smuzhiyun 	.max_bus_width = 4,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)363*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	cm_fx6_set_usdhc_iomux();
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun #endif
372