xref: /OK3568_Linux_fs/u-boot/board/compulab/cm_fx6/cm_fx6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Board functions for Compulab CM-FX6 board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014, Compulab Ltd - http://compulab.co.il/
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Nikita Kiryanov <nikita@compulab.co.il>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <ahci.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <dwc_ahsata.h>
15*4882a593Smuzhiyun #include <fsl_esdhc.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <mtd_node.h>
18*4882a593Smuzhiyun #include <netdev.h>
19*4882a593Smuzhiyun #include <errno.h>
20*4882a593Smuzhiyun #include <usb.h>
21*4882a593Smuzhiyun #include <fdt_support.h>
22*4882a593Smuzhiyun #include <sata.h>
23*4882a593Smuzhiyun #include <splash.h>
24*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <asm/arch/iomux.h>
27*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
28*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
29*4882a593Smuzhiyun #include <asm/mach-imx/sata.h>
30*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun #include <asm/gpio.h>
33*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
34*4882a593Smuzhiyun #include <dm/device-internal.h>
35*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
36*4882a593Smuzhiyun #include "common.h"
37*4882a593Smuzhiyun #include "../common/eeprom.h"
38*4882a593Smuzhiyun #include "../common/common.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #ifdef CONFIG_SPLASH_SCREEN
43*4882a593Smuzhiyun static struct splash_location cm_fx6_splash_locations[] = {
44*4882a593Smuzhiyun 	{
45*4882a593Smuzhiyun 		.name = "sf",
46*4882a593Smuzhiyun 		.storage = SPLASH_STORAGE_SF,
47*4882a593Smuzhiyun 		.flags = SPLASH_STORAGE_RAW,
48*4882a593Smuzhiyun 		.offset = 0x100000,
49*4882a593Smuzhiyun 	},
50*4882a593Smuzhiyun 	{
51*4882a593Smuzhiyun 		.name = "mmc_fs",
52*4882a593Smuzhiyun 		.storage = SPLASH_STORAGE_MMC,
53*4882a593Smuzhiyun 		.flags = SPLASH_STORAGE_FS,
54*4882a593Smuzhiyun 		.devpart = "2:1",
55*4882a593Smuzhiyun 	},
56*4882a593Smuzhiyun 	{
57*4882a593Smuzhiyun 		.name = "usb_fs",
58*4882a593Smuzhiyun 		.storage = SPLASH_STORAGE_USB,
59*4882a593Smuzhiyun 		.flags = SPLASH_STORAGE_FS,
60*4882a593Smuzhiyun 		.devpart = "0:1",
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun 	{
63*4882a593Smuzhiyun 		.name = "sata_fs",
64*4882a593Smuzhiyun 		.storage = SPLASH_STORAGE_SATA,
65*4882a593Smuzhiyun 		.flags = SPLASH_STORAGE_FS,
66*4882a593Smuzhiyun 		.devpart = "0:1",
67*4882a593Smuzhiyun 	},
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
splash_screen_prepare(void)70*4882a593Smuzhiyun int splash_screen_prepare(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return splash_source_load(cm_fx6_splash_locations,
73*4882a593Smuzhiyun 				  ARRAY_SIZE(cm_fx6_splash_locations));
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifdef CONFIG_IMX_HDMI
cm_fx6_enable_hdmi(struct display_info_t const * dev)78*4882a593Smuzhiyun static void cm_fx6_enable_hdmi(struct display_info_t const *dev)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
81*4882a593Smuzhiyun 	imx_setup_hdmi();
82*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
83*4882a593Smuzhiyun 	imx_enable_hdmi_phy();
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct display_info_t preset_hdmi_1024X768 = {
87*4882a593Smuzhiyun 	.bus	= -1,
88*4882a593Smuzhiyun 	.addr	= 0,
89*4882a593Smuzhiyun 	.pixfmt	= IPU_PIX_FMT_RGB24,
90*4882a593Smuzhiyun 	.enable	= cm_fx6_enable_hdmi,
91*4882a593Smuzhiyun 	.mode	= {
92*4882a593Smuzhiyun 		.name           = "HDMI",
93*4882a593Smuzhiyun 		.refresh        = 60,
94*4882a593Smuzhiyun 		.xres           = 1024,
95*4882a593Smuzhiyun 		.yres           = 768,
96*4882a593Smuzhiyun 		.pixclock       = 40385,
97*4882a593Smuzhiyun 		.left_margin    = 220,
98*4882a593Smuzhiyun 		.right_margin   = 40,
99*4882a593Smuzhiyun 		.upper_margin   = 21,
100*4882a593Smuzhiyun 		.lower_margin   = 7,
101*4882a593Smuzhiyun 		.hsync_len      = 60,
102*4882a593Smuzhiyun 		.vsync_len      = 10,
103*4882a593Smuzhiyun 		.sync           = FB_SYNC_EXT,
104*4882a593Smuzhiyun 		.vmode          = FB_VMODE_NONINTERLACED,
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
cm_fx6_setup_display(void)108*4882a593Smuzhiyun static void cm_fx6_setup_display(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	enable_ipu_clock();
113*4882a593Smuzhiyun 	clrbits_le32(&iomuxc_regs->gpr[3], MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
board_video_skip(void)116*4882a593Smuzhiyun int board_video_skip(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	int ret;
119*4882a593Smuzhiyun 	struct display_info_t *preset;
120*4882a593Smuzhiyun 	char const *panel = env_get("displaytype");
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	if (!panel) /* Also accept panel for backward compatibility */
123*4882a593Smuzhiyun 		panel = env_get("panel");
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (!panel)
126*4882a593Smuzhiyun 		return -ENOENT;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (!strcmp(panel, "HDMI"))
129*4882a593Smuzhiyun 		preset = &preset_hdmi_1024X768;
130*4882a593Smuzhiyun 	else
131*4882a593Smuzhiyun 		return -EINVAL;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ret = ipuv3_fb_init(&preset->mode, 0, preset->pixfmt);
134*4882a593Smuzhiyun 	if (ret) {
135*4882a593Smuzhiyun 		printf("Can't init display %s: %d\n", preset->mode.name, ret);
136*4882a593Smuzhiyun 		return ret;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	preset->enable(preset);
140*4882a593Smuzhiyun 	printf("Display: %s (%ux%u)\n", preset->mode.name, preset->mode.xres,
141*4882a593Smuzhiyun 	       preset->mode.yres);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun #else
cm_fx6_setup_display(void)146*4882a593Smuzhiyun static inline void cm_fx6_setup_display(void) {}
147*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #ifdef CONFIG_DWC_AHSATA
150*4882a593Smuzhiyun static int cm_fx6_issd_gpios[] = {
151*4882a593Smuzhiyun 	/* The order of the GPIOs in the array is important! */
152*4882a593Smuzhiyun 	CM_FX6_SATA_LDO_EN,
153*4882a593Smuzhiyun 	CM_FX6_SATA_PHY_SLP,
154*4882a593Smuzhiyun 	CM_FX6_SATA_NRSTDLY,
155*4882a593Smuzhiyun 	CM_FX6_SATA_PWREN,
156*4882a593Smuzhiyun 	CM_FX6_SATA_NSTANDBY1,
157*4882a593Smuzhiyun 	CM_FX6_SATA_NSTANDBY2,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
cm_fx6_sata_power(int on)160*4882a593Smuzhiyun static void cm_fx6_sata_power(int on)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	int i;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (!on) { /* tell the iSSD that the power will be removed */
165*4882a593Smuzhiyun 		gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 1);
166*4882a593Smuzhiyun 		mdelay(10);
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
170*4882a593Smuzhiyun 		gpio_direction_output(cm_fx6_issd_gpios[i], on);
171*4882a593Smuzhiyun 		udelay(100);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (!on) /* for compatibility lower the power loss interrupt */
175*4882a593Smuzhiyun 		gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static iomux_v3_cfg_t const sata_pads[] = {
179*4882a593Smuzhiyun 	/* SATA PWR */
180*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
181*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A22__GPIO2_IO16    | MUX_PAD_CTRL(NO_PAD_CTRL)),
182*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D20__GPIO3_IO20    | MUX_PAD_CTRL(NO_PAD_CTRL)),
183*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A25__GPIO5_IO02    | MUX_PAD_CTRL(NO_PAD_CTRL)),
184*4882a593Smuzhiyun 	/* SATA CTRL */
185*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30  | MUX_PAD_CTRL(NO_PAD_CTRL)),
186*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D23__GPIO3_IO23    | MUX_PAD_CTRL(NO_PAD_CTRL)),
187*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29    | MUX_PAD_CTRL(NO_PAD_CTRL)),
188*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A23__GPIO6_IO06    | MUX_PAD_CTRL(NO_PAD_CTRL)),
189*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31   | MUX_PAD_CTRL(NO_PAD_CTRL)),
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
cm_fx6_setup_issd(void)192*4882a593Smuzhiyun static int cm_fx6_setup_issd(void)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	int ret, i;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(sata_pads);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cm_fx6_issd_gpios); i++) {
199*4882a593Smuzhiyun 		ret = gpio_request(cm_fx6_issd_gpios[i], "sata");
200*4882a593Smuzhiyun 		if (ret)
201*4882a593Smuzhiyun 			return ret;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ret = gpio_request(CM_FX6_SATA_PWLOSS_INT, "sata_pwloss_int");
205*4882a593Smuzhiyun 	if (ret)
206*4882a593Smuzhiyun 		return ret;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define CM_FX6_SATA_INIT_RETRIES	10
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun # if !CONFIG_IS_ENABLED(AHCI)
sata_initialize(void)214*4882a593Smuzhiyun int sata_initialize(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	int err, i;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Make sure this gpio has logical 0 value */
219*4882a593Smuzhiyun 	gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
220*4882a593Smuzhiyun 	udelay(100);
221*4882a593Smuzhiyun 	cm_fx6_sata_power(1);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
224*4882a593Smuzhiyun 		err = setup_sata();
225*4882a593Smuzhiyun 		if (err) {
226*4882a593Smuzhiyun 			printf("SATA setup failed: %d\n", err);
227*4882a593Smuzhiyun 			return err;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		udelay(100);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		err = __sata_initialize();
233*4882a593Smuzhiyun 		if (!err)
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		/* There is no device on the SATA port */
237*4882a593Smuzhiyun 		if (sata_port_status(0, 0) == 0)
238*4882a593Smuzhiyun 			break;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		/* There's a device, but link not established. Retry */
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return err;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
sata_stop(void)246*4882a593Smuzhiyun int sata_stop(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	__sata_stop();
249*4882a593Smuzhiyun 	cm_fx6_sata_power(0);
250*4882a593Smuzhiyun 	mdelay(250);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun # endif
255*4882a593Smuzhiyun #else
cm_fx6_setup_issd(void)256*4882a593Smuzhiyun static int cm_fx6_setup_issd(void) { return 0; }
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
260*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
261*4882a593Smuzhiyun 			PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
262*4882a593Smuzhiyun 			PAD_CTL_ODE | PAD_CTL_SRE_FAST)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun I2C_PADS(i2c0_pads,
265*4882a593Smuzhiyun 	 PAD_EIM_D21__I2C1_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
266*4882a593Smuzhiyun 	 PAD_EIM_D21__GPIO3_IO21 | MUX_PAD_CTRL(I2C_PAD_CTRL),
267*4882a593Smuzhiyun 	 IMX_GPIO_NR(3, 21),
268*4882a593Smuzhiyun 	 PAD_EIM_D28__I2C1_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
269*4882a593Smuzhiyun 	 PAD_EIM_D28__GPIO3_IO28 | MUX_PAD_CTRL(I2C_PAD_CTRL),
270*4882a593Smuzhiyun 	 IMX_GPIO_NR(3, 28));
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun I2C_PADS(i2c1_pads,
273*4882a593Smuzhiyun 	 PAD_KEY_COL3__I2C2_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
274*4882a593Smuzhiyun 	 PAD_KEY_COL3__GPIO4_IO12 | MUX_PAD_CTRL(I2C_PAD_CTRL),
275*4882a593Smuzhiyun 	 IMX_GPIO_NR(4, 12),
276*4882a593Smuzhiyun 	 PAD_KEY_ROW3__I2C2_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
277*4882a593Smuzhiyun 	 PAD_KEY_ROW3__GPIO4_IO13 | MUX_PAD_CTRL(I2C_PAD_CTRL),
278*4882a593Smuzhiyun 	 IMX_GPIO_NR(4, 13));
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun I2C_PADS(i2c2_pads,
281*4882a593Smuzhiyun 	 PAD_GPIO_3__I2C3_SCL | MUX_PAD_CTRL(I2C_PAD_CTRL),
282*4882a593Smuzhiyun 	 PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(I2C_PAD_CTRL),
283*4882a593Smuzhiyun 	 IMX_GPIO_NR(1, 3),
284*4882a593Smuzhiyun 	 PAD_GPIO_6__I2C3_SDA | MUX_PAD_CTRL(I2C_PAD_CTRL),
285*4882a593Smuzhiyun 	 PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(I2C_PAD_CTRL),
286*4882a593Smuzhiyun 	 IMX_GPIO_NR(1, 6));
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 
cm_fx6_setup_one_i2c(int busnum,struct i2c_pads_info * pads)289*4882a593Smuzhiyun static int cm_fx6_setup_one_i2c(int busnum, struct i2c_pads_info *pads)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int ret;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	ret = setup_i2c(busnum, CONFIG_SYS_I2C_SPEED, 0x7f, pads);
294*4882a593Smuzhiyun 	if (ret)
295*4882a593Smuzhiyun 		printf("Warning: I2C%d setup failed: %d\n", busnum, ret);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	return ret;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
cm_fx6_setup_i2c(void)300*4882a593Smuzhiyun static int cm_fx6_setup_i2c(void)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	int ret = 0, err;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* i2c<x>_pads are wierd macro variables; we can't use an array */
305*4882a593Smuzhiyun 	err = cm_fx6_setup_one_i2c(0, I2C_PADS_INFO(i2c0_pads));
306*4882a593Smuzhiyun 	if (err)
307*4882a593Smuzhiyun 		ret = err;
308*4882a593Smuzhiyun 	err = cm_fx6_setup_one_i2c(1, I2C_PADS_INFO(i2c1_pads));
309*4882a593Smuzhiyun 	if (err)
310*4882a593Smuzhiyun 		ret = err;
311*4882a593Smuzhiyun 	err = cm_fx6_setup_one_i2c(2, I2C_PADS_INFO(i2c2_pads));
312*4882a593Smuzhiyun 	if (err)
313*4882a593Smuzhiyun 		ret = err;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return ret;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun #else
cm_fx6_setup_i2c(void)318*4882a593Smuzhiyun static int cm_fx6_setup_i2c(void) { return 0; }
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
322*4882a593Smuzhiyun #define WEAK_PULLDOWN	(PAD_CTL_PUS_100K_DOWN |		\
323*4882a593Smuzhiyun 			PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
324*4882a593Smuzhiyun 			PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
325*4882a593Smuzhiyun #define MX6_USBNC_BASEADDR	0x2184800
326*4882a593Smuzhiyun #define USBNC_USB_H1_PWR_POL	(1 << 9)
327*4882a593Smuzhiyun 
cm_fx6_setup_usb_host(void)328*4882a593Smuzhiyun static int cm_fx6_setup_usb_host(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	int err;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	err = gpio_request(CM_FX6_USB_HUB_RST, "usb hub rst");
333*4882a593Smuzhiyun 	if (err)
334*4882a593Smuzhiyun 		return err;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_GPIO_0__USB_H1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL));
337*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_SD3_RST__GPIO7_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL));
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
cm_fx6_setup_usb_otg(void)342*4882a593Smuzhiyun static int cm_fx6_setup_usb_otg(void)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	int err;
345*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	err = gpio_request(SB_FX6_USB_OTG_PWR, "usb-pwr");
348*4882a593Smuzhiyun 	if (err) {
349*4882a593Smuzhiyun 		printf("USB OTG pwr gpio request failed: %d\n", err);
350*4882a593Smuzhiyun 		return err;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL));
354*4882a593Smuzhiyun 	SETUP_IOMUX_PAD(PAD_ENET_RX_ER__USB_OTG_ID |
355*4882a593Smuzhiyun 						MUX_PAD_CTRL(WEAK_PULLDOWN));
356*4882a593Smuzhiyun 	clrbits_le32(&iomux->gpr[1], IOMUXC_GPR1_OTG_ID_MASK);
357*4882a593Smuzhiyun 	/* disable ext. charger detect, or it'll affect signal quality at dp. */
358*4882a593Smuzhiyun 	return gpio_direction_output(SB_FX6_USB_OTG_PWR, 0);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
board_usb_phy_mode(int port)361*4882a593Smuzhiyun int board_usb_phy_mode(int port)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	return USB_INIT_HOST;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)366*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	int ret;
369*4882a593Smuzhiyun 	u32 *usbnc_usb_uh1_ctrl = (u32 *)(MX6_USBNC_BASEADDR + 4);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Only 1 host controller in use. port 0 is OTG & needs no attention */
372*4882a593Smuzhiyun 	if (port != 1)
373*4882a593Smuzhiyun 		return 0;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Set PWR polarity to match power switch's enable polarity */
376*4882a593Smuzhiyun 	setbits_le32(usbnc_usb_uh1_ctrl, USBNC_USB_H1_PWR_POL);
377*4882a593Smuzhiyun 	ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 0);
378*4882a593Smuzhiyun 	if (ret)
379*4882a593Smuzhiyun 		return ret;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	udelay(10);
382*4882a593Smuzhiyun 	ret = gpio_direction_output(CM_FX6_USB_HUB_RST, 1);
383*4882a593Smuzhiyun 	if (ret)
384*4882a593Smuzhiyun 		return ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mdelay(1);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
board_ehci_power(int port,int on)391*4882a593Smuzhiyun int board_ehci_power(int port, int on)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	if (port == 0)
394*4882a593Smuzhiyun 		return gpio_direction_output(SB_FX6_USB_OTG_PWR, on);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun #else
cm_fx6_setup_usb_otg(void)399*4882a593Smuzhiyun static int cm_fx6_setup_usb_otg(void) { return 0; }
cm_fx6_setup_usb_host(void)400*4882a593Smuzhiyun static int cm_fx6_setup_usb_host(void) { return 0; }
401*4882a593Smuzhiyun #endif
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
404*4882a593Smuzhiyun #define ENET_PAD_CTRL		(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
405*4882a593Smuzhiyun 				 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
406*4882a593Smuzhiyun 
mx6_rgmii_rework(struct phy_device * phydev)407*4882a593Smuzhiyun static int mx6_rgmii_rework(struct phy_device *phydev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	unsigned short val;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Ar8031 phy SmartEEE feature cause link status generates glitch,
412*4882a593Smuzhiyun 	 * which cause ethernet link down/up issue, so disable SmartEEE
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x3);
415*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x805d);
416*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4003);
417*4882a593Smuzhiyun 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
418*4882a593Smuzhiyun 	val &= ~(0x1 << 8);
419*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* To enable AR8031 ouput a 125MHz clk from CLK_25M */
422*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
423*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
424*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
427*4882a593Smuzhiyun 	val &= 0xffe3;
428*4882a593Smuzhiyun 	val |= 0x18;
429*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* introduce tx clock delay */
432*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
433*4882a593Smuzhiyun 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
434*4882a593Smuzhiyun 	val |= 0x0100;
435*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)440*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	mx6_rgmii_rework(phydev);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (phydev->drv->config)
445*4882a593Smuzhiyun 		return phydev->drv->config(phydev);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
451*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
452*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL)),
453*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
454*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
455*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
456*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
457*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
458*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
459*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
460*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
461*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
462*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
463*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_0__CCM_CLKO1    | MUX_PAD_CTRL(NO_PAD_CTRL)),
464*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_3__CCM_CLKO2    | MUX_PAD_CTRL(NO_PAD_CTRL)),
465*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | MUX_PAD_CTRL(0x84)),
466*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK  |
467*4882a593Smuzhiyun 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
468*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
469*4882a593Smuzhiyun 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
470*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
471*4882a593Smuzhiyun 						MUX_PAD_CTRL(ENET_PAD_CTRL)),
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
handle_mac_address(char * env_var,uint eeprom_bus)474*4882a593Smuzhiyun static int handle_mac_address(char *env_var, uint eeprom_bus)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	unsigned char enetaddr[6];
477*4882a593Smuzhiyun 	int rc;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	rc = eth_env_get_enetaddr(env_var, enetaddr);
480*4882a593Smuzhiyun 	if (rc)
481*4882a593Smuzhiyun 		return 0;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	rc = cl_eeprom_read_mac_addr(enetaddr, eeprom_bus);
484*4882a593Smuzhiyun 	if (rc)
485*4882a593Smuzhiyun 		return rc;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (!is_valid_ethaddr(enetaddr))
488*4882a593Smuzhiyun 		return -1;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return eth_env_set_enetaddr(env_var, enetaddr);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define SB_FX6_I2C_EEPROM_BUS	0
494*4882a593Smuzhiyun #define NO_MAC_ADDR		"No MAC address found for %s\n"
board_eth_init(bd_t * bis)495*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	int err;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (handle_mac_address("ethaddr", CONFIG_SYS_I2C_EEPROM_BUS))
500*4882a593Smuzhiyun 		printf(NO_MAC_ADDR, "primary NIC");
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (handle_mac_address("eth1addr", SB_FX6_I2C_EEPROM_BUS))
503*4882a593Smuzhiyun 		printf(NO_MAC_ADDR, "secondary NIC");
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(enet_pads);
506*4882a593Smuzhiyun 	/* phy reset */
507*4882a593Smuzhiyun 	err = gpio_request(CM_FX6_ENET_NRST, "enet_nrst");
508*4882a593Smuzhiyun 	if (err)
509*4882a593Smuzhiyun 		printf("Etnernet NRST gpio request failed: %d\n", err);
510*4882a593Smuzhiyun 	gpio_direction_output(CM_FX6_ENET_NRST, 0);
511*4882a593Smuzhiyun 	udelay(500);
512*4882a593Smuzhiyun 	gpio_set_value(CM_FX6_ENET_NRST, 1);
513*4882a593Smuzhiyun 	enable_enet_clk(1);
514*4882a593Smuzhiyun 	return cpu_eth_init(bis);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun #endif
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #ifdef CONFIG_NAND_MXS
519*4882a593Smuzhiyun static iomux_v3_cfg_t const nand_pads[] = {
520*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
521*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE     | MUX_PAD_CTRL(NO_PAD_CTRL)),
522*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B   | MUX_PAD_CTRL(NO_PAD_CTRL)),
523*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
524*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00   | MUX_PAD_CTRL(NO_PAD_CTRL)),
525*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01   | MUX_PAD_CTRL(NO_PAD_CTRL)),
526*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02   | MUX_PAD_CTRL(NO_PAD_CTRL)),
527*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03   | MUX_PAD_CTRL(NO_PAD_CTRL)),
528*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04   | MUX_PAD_CTRL(NO_PAD_CTRL)),
529*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05   | MUX_PAD_CTRL(NO_PAD_CTRL)),
530*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06   | MUX_PAD_CTRL(NO_PAD_CTRL)),
531*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07   | MUX_PAD_CTRL(NO_PAD_CTRL)),
532*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
533*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B      | MUX_PAD_CTRL(NO_PAD_CTRL)),
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
cm_fx6_setup_gpmi_nand(void)536*4882a593Smuzhiyun static void cm_fx6_setup_gpmi_nand(void)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(nand_pads);
539*4882a593Smuzhiyun 	/* Enable clock roots */
540*4882a593Smuzhiyun 	enable_usdhc_clk(1, 3);
541*4882a593Smuzhiyun 	enable_usdhc_clk(1, 4);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	setup_gpmi_io_clk(MXC_CCM_CS2CDR_ENFC_CLK_PODF(0xf) |
544*4882a593Smuzhiyun 			  MXC_CCM_CS2CDR_ENFC_CLK_PRED(1)   |
545*4882a593Smuzhiyun 			  MXC_CCM_CS2CDR_ENFC_CLK_SEL(0));
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun #else
cm_fx6_setup_gpmi_nand(void)548*4882a593Smuzhiyun static void cm_fx6_setup_gpmi_nand(void) {}
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
552*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[3] = {
553*4882a593Smuzhiyun 	{USDHC1_BASE_ADDR},
554*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR},
555*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR},
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static enum mxc_clock usdhc_clk[3] = {
559*4882a593Smuzhiyun 	MXC_ESDHC_CLK,
560*4882a593Smuzhiyun 	MXC_ESDHC2_CLK,
561*4882a593Smuzhiyun 	MXC_ESDHC3_CLK,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)564*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	int i;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	cm_fx6_set_usdhc_iomux();
569*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
570*4882a593Smuzhiyun 		usdhc_cfg[i].sdhc_clk = mxc_get_clock(usdhc_clk[i]);
571*4882a593Smuzhiyun 		usdhc_cfg[i].max_bus_width = 4;
572*4882a593Smuzhiyun 		fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
573*4882a593Smuzhiyun 		enable_usdhc_clk(1, i);
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return 0;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
cm_fx6_setup_ecspi(void)581*4882a593Smuzhiyun int cm_fx6_setup_ecspi(void)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	cm_fx6_set_ecspi_iomux();
584*4882a593Smuzhiyun 	return gpio_request(CM_FX6_ECSPI_BUS0_CS0, "ecspi_bus0_cs0");
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun #else
cm_fx6_setup_ecspi(void)587*4882a593Smuzhiyun int cm_fx6_setup_ecspi(void) { return 0; }
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #ifdef CONFIG_OF_BOARD_SETUP
591*4882a593Smuzhiyun #define USDHC3_PATH	"/soc/aips-bus@02100000/usdhc@02198000/"
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct node_info nodes[] = {
594*4882a593Smuzhiyun 	/*
595*4882a593Smuzhiyun 	 * Both entries target the same flash chip. The st,m25p compatible
596*4882a593Smuzhiyun 	 * is used in the vendor device trees, while upstream uses (the
597*4882a593Smuzhiyun 	 * documented) jedec,spi-nor compatible.
598*4882a593Smuzhiyun 	 */
599*4882a593Smuzhiyun 	{ "st,m25p",	MTD_DEV_TYPE_NOR,	},
600*4882a593Smuzhiyun 	{ "jedec,spi-nor",	MTD_DEV_TYPE_NOR,	},
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun 
ft_board_setup(void * blob,bd_t * bd)603*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	u32 baseboard_rev;
606*4882a593Smuzhiyun 	int nodeoffset;
607*4882a593Smuzhiyun 	uint8_t enetaddr[6];
608*4882a593Smuzhiyun 	char baseboard_name[16];
609*4882a593Smuzhiyun 	int err;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	fdt_shrink_to_minimum(blob, 0); /* Make room for new properties */
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	/* MAC addr */
614*4882a593Smuzhiyun 	if (eth_env_get_enetaddr("ethaddr", enetaddr)) {
615*4882a593Smuzhiyun 		fdt_find_and_setprop(blob,
616*4882a593Smuzhiyun 				     "/soc/aips-bus@02100000/ethernet@02188000",
617*4882a593Smuzhiyun 				     "local-mac-address", enetaddr, 6, 1);
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	if (eth_env_get_enetaddr("eth1addr", enetaddr)) {
621*4882a593Smuzhiyun 		fdt_find_and_setprop(blob, "/eth@pcie", "local-mac-address",
622*4882a593Smuzhiyun 				     enetaddr, 6, 1);
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	baseboard_rev = cl_eeprom_get_board_rev(0);
628*4882a593Smuzhiyun 	err = cl_eeprom_get_product_name((uchar *)baseboard_name, 0);
629*4882a593Smuzhiyun 	if (err || baseboard_rev == 0)
630*4882a593Smuzhiyun 		return 0; /* Assume not an early revision SB-FX6m baseboard */
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	if (!strncmp("SB-FX6m", baseboard_name, 7) && baseboard_rev <= 120) {
633*4882a593Smuzhiyun 		nodeoffset = fdt_path_offset(blob, USDHC3_PATH);
634*4882a593Smuzhiyun 		fdt_delprop(blob, nodeoffset, "cd-gpios");
635*4882a593Smuzhiyun 		fdt_find_and_setprop(blob, USDHC3_PATH, "broken-cd",
636*4882a593Smuzhiyun 				     NULL, 0, 1);
637*4882a593Smuzhiyun 		fdt_find_and_setprop(blob, USDHC3_PATH, "keep-power-in-suspend",
638*4882a593Smuzhiyun 				     NULL, 0, 1);
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun 
board_init(void)645*4882a593Smuzhiyun int board_init(void)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	int ret;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
650*4882a593Smuzhiyun 	cm_fx6_setup_gpmi_nand();
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = cm_fx6_setup_ecspi();
653*4882a593Smuzhiyun 	if (ret)
654*4882a593Smuzhiyun 		printf("Warning: ECSPI setup failed: %d\n", ret);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	ret = cm_fx6_setup_usb_otg();
657*4882a593Smuzhiyun 	if (ret)
658*4882a593Smuzhiyun 		printf("Warning: USB OTG setup failed: %d\n", ret);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	ret = cm_fx6_setup_usb_host();
661*4882a593Smuzhiyun 	if (ret)
662*4882a593Smuzhiyun 		printf("Warning: USB host setup failed: %d\n", ret);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/*
665*4882a593Smuzhiyun 	 * cm-fx6 may have iSSD not assembled and in this case it has
666*4882a593Smuzhiyun 	 * bypasses for a (m)SATA socket on the baseboard. The socketed
667*4882a593Smuzhiyun 	 * device is not controlled by those GPIOs. So just print a warning
668*4882a593Smuzhiyun 	 * if the setup fails.
669*4882a593Smuzhiyun 	 */
670*4882a593Smuzhiyun 	ret = cm_fx6_setup_issd();
671*4882a593Smuzhiyun 	if (ret)
672*4882a593Smuzhiyun 		printf("Warning: iSSD setup failed: %d\n", ret);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* Warn on failure but do not abort boot */
675*4882a593Smuzhiyun 	ret = cm_fx6_setup_i2c();
676*4882a593Smuzhiyun 	if (ret)
677*4882a593Smuzhiyun 		printf("Warning: I2C setup failed: %d\n", ret);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	cm_fx6_setup_display();
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* This should be done in the MMC driver when MX6 has a clock driver */
682*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
683*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_BLK)) {
684*4882a593Smuzhiyun 		int i;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		cm_fx6_set_usdhc_iomux();
687*4882a593Smuzhiyun 		for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++)
688*4882a593Smuzhiyun 			enable_usdhc_clk(1, i);
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun #endif
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
checkboard(void)695*4882a593Smuzhiyun int checkboard(void)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	puts("Board: CM-FX6\n");
698*4882a593Smuzhiyun 	return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
misc_init_r(void)701*4882a593Smuzhiyun int misc_init_r(void)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	cl_print_pcb_info();
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	return 0;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
dram_init_banksize(void)708*4882a593Smuzhiyun int dram_init_banksize(void)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
711*4882a593Smuzhiyun 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	switch (gd->ram_size) {
714*4882a593Smuzhiyun 	case 0x10000000: /* DDR_16BIT_256MB */
715*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = 0x10000000;
716*4882a593Smuzhiyun 		gd->bd->bi_dram[1].size = 0;
717*4882a593Smuzhiyun 		break;
718*4882a593Smuzhiyun 	case 0x20000000: /* DDR_32BIT_512MB */
719*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = 0x20000000;
720*4882a593Smuzhiyun 		gd->bd->bi_dram[1].size = 0;
721*4882a593Smuzhiyun 		break;
722*4882a593Smuzhiyun 	case 0x40000000:
723*4882a593Smuzhiyun 		if (is_cpu_type(MXC_CPU_MX6SOLO)) { /* DDR_32BIT_1GB */
724*4882a593Smuzhiyun 			gd->bd->bi_dram[0].size = 0x20000000;
725*4882a593Smuzhiyun 			gd->bd->bi_dram[1].size = 0x20000000;
726*4882a593Smuzhiyun 		} else { /* DDR_64BIT_1GB */
727*4882a593Smuzhiyun 			gd->bd->bi_dram[0].size = 0x40000000;
728*4882a593Smuzhiyun 			gd->bd->bi_dram[1].size = 0;
729*4882a593Smuzhiyun 		}
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 	case 0x80000000: /* DDR_64BIT_2GB */
732*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = 0x40000000;
733*4882a593Smuzhiyun 		gd->bd->bi_dram[1].size = 0x40000000;
734*4882a593Smuzhiyun 		break;
735*4882a593Smuzhiyun 	case 0xEFF00000: /* DDR_64BIT_4GB */
736*4882a593Smuzhiyun 		gd->bd->bi_dram[0].size = 0x70000000;
737*4882a593Smuzhiyun 		gd->bd->bi_dram[1].size = 0x7FF00000;
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
dram_init(void)744*4882a593Smuzhiyun int dram_init(void)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
747*4882a593Smuzhiyun 	switch (gd->ram_size) {
748*4882a593Smuzhiyun 	case 0x10000000:
749*4882a593Smuzhiyun 	case 0x20000000:
750*4882a593Smuzhiyun 	case 0x40000000:
751*4882a593Smuzhiyun 	case 0x80000000:
752*4882a593Smuzhiyun 		break;
753*4882a593Smuzhiyun 	case 0xF0000000:
754*4882a593Smuzhiyun 		gd->ram_size -= 0x100000;
755*4882a593Smuzhiyun 		break;
756*4882a593Smuzhiyun 	default:
757*4882a593Smuzhiyun 		printf("ERROR: Unsupported DRAM size 0x%lx\n", gd->ram_size);
758*4882a593Smuzhiyun 		return -1;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
get_board_rev(void)764*4882a593Smuzhiyun u32 get_board_rev(void)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	return cl_eeprom_get_board_rev(CONFIG_SYS_I2C_EEPROM_BUS);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun static struct mxc_serial_platdata cm_fx6_mxc_serial_plat = {
770*4882a593Smuzhiyun 	.reg = (struct mxc_uart *)UART4_BASE,
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun U_BOOT_DEVICE(cm_fx6_serial) = {
774*4882a593Smuzhiyun 	.name	= "serial_mxc",
775*4882a593Smuzhiyun 	.platdata = &cm_fx6_mxc_serial_plat,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(AHCI)
sata_imx_probe(struct udevice * dev)779*4882a593Smuzhiyun static int sata_imx_probe(struct udevice *dev)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	int i, err;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* Make sure this gpio has logical 0 value */
784*4882a593Smuzhiyun 	gpio_direction_output(CM_FX6_SATA_PWLOSS_INT, 0);
785*4882a593Smuzhiyun 	udelay(100);
786*4882a593Smuzhiyun 	cm_fx6_sata_power(1);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	for (i = 0; i < CM_FX6_SATA_INIT_RETRIES; i++) {
789*4882a593Smuzhiyun 		err = setup_sata();
790*4882a593Smuzhiyun 		if (err) {
791*4882a593Smuzhiyun 			printf("SATA setup failed: %d\n", err);
792*4882a593Smuzhiyun 			return err;
793*4882a593Smuzhiyun 		}
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 		udelay(100);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		err = dwc_ahsata_probe(dev);
798*4882a593Smuzhiyun 		if (!err)
799*4882a593Smuzhiyun 			break;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		/* There is no device on the SATA port */
802*4882a593Smuzhiyun 		if (sata_dm_port_status(0, 0) == 0)
803*4882a593Smuzhiyun 			break;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 		/* There's a device, but link not established. Retry */
806*4882a593Smuzhiyun 		device_remove(dev, DM_REMOVE_NORMAL);
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
sata_imx_remove(struct udevice * dev)812*4882a593Smuzhiyun static int sata_imx_remove(struct udevice *dev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	cm_fx6_sata_power(0);
815*4882a593Smuzhiyun 	mdelay(250);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun struct ahci_ops sata_imx_ops = {
821*4882a593Smuzhiyun 	.port_status = dwc_ahsata_port_status,
822*4882a593Smuzhiyun 	.reset	= dwc_ahsata_bus_reset,
823*4882a593Smuzhiyun 	.scan	= dwc_ahsata_scan,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun static const struct udevice_id sata_imx_ids[] = {
827*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-ahci" },
828*4882a593Smuzhiyun 	{ }
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun U_BOOT_DRIVER(sata_imx) = {
832*4882a593Smuzhiyun 	.name		= "dwc_ahci",
833*4882a593Smuzhiyun 	.id		= UCLASS_AHCI,
834*4882a593Smuzhiyun 	.of_match	= sata_imx_ids,
835*4882a593Smuzhiyun 	.ops		= &sata_imx_ops,
836*4882a593Smuzhiyun 	.probe		= sata_imx_probe,
837*4882a593Smuzhiyun 	.remove		= sata_imx_remove,  /* reset bus to stop it */
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun #endif /* AHCI */
840