xref: /OK3568_Linux_fs/u-boot/board/compulab/cl-som-am57x/mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Pinmux configuration for CompuLab CL-SOM-AM57x board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2016 CompuLab, Ltd. http://compulab.co.il/
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Dmitry Lifshitz <lifshitz@compulab.co.il>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/mux_dra7xx.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Serial console */
14*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_console[] = {
15*4882a593Smuzhiyun 	{UART3_RXD, (FSC | IEN | PDIS | PTU | M0)}, /* UART3_RXD */
16*4882a593Smuzhiyun 	{UART3_TXD, (FSC | IEN | PDIS | PTU | M0)}, /* UART3_TXD */
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* PMIC I2C */
20*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_pmic[] = {
21*4882a593Smuzhiyun 	{MCASP1_ACLKR, (IEN | PEN | M10)}, /* MCASP1_ACLKR.I2C4_SDA */
22*4882a593Smuzhiyun 	{MCASP1_FSR,   (IEN | PEN | M10)}, /* MCASP1_FSR.I2C4_SCL */
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Green GPIO led */
26*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_green_led[] = {
27*4882a593Smuzhiyun 	{GPMC_A15, (IDIS | PDIS | PTD | M14)}, /* GPMC_A15.GPIO2_5 */
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* MMC/SD Card */
31*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_sd_card[] = {
32*4882a593Smuzhiyun 	{MMC1_CLK,  (IEN | PDIS | PTU | M0) }, /* MMC1_CLK */
33*4882a593Smuzhiyun 	{MMC1_CMD,  (IEN | PDIS | PTU | M0) }, /* MMC1_CMD */
34*4882a593Smuzhiyun 	{MMC1_DAT0, (IEN | PDIS | PTU | M0) }, /* MMC1_DAT0 */
35*4882a593Smuzhiyun 	{MMC1_DAT1, (IEN | PDIS | PTU | M0) }, /* MMC1_DAT1 */
36*4882a593Smuzhiyun 	{MMC1_DAT2, (IEN | PDIS | PTU | M0) }, /* MMC1_DAT2 */
37*4882a593Smuzhiyun 	{MMC1_DAT3, (IEN | PDIS | PTU | M0) }, /* MMC1_DAT3 */
38*4882a593Smuzhiyun 	{MMC1_SDCD, (IEN | PEN  |	M14)}, /* MMC1_SDCD */
39*4882a593Smuzhiyun 	{MMC1_SDWP, (IEN | PEN  |	M14)}, /* MMC1_SDWP */
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* WiFi - must be in the safe mode on boot */
43*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_wifi[] = {
44*4882a593Smuzhiyun 	{UART1_CTSN, (IEN | M15)}, /* UART1_CTSN */
45*4882a593Smuzhiyun 	{UART1_RTSN, (IEN | M15)}, /* UART1_RTSN */
46*4882a593Smuzhiyun 	{UART2_RXD,  (IEN | M15)}, /* UART2_RXD */
47*4882a593Smuzhiyun 	{UART2_TXD,  (IEN | M15)}, /* UART2_TXD */
48*4882a593Smuzhiyun 	{UART2_CTSN, (IEN | M15)}, /* UART2_CTSN */
49*4882a593Smuzhiyun 	{UART2_RTSN, (IEN | M15)}, /* UART2_RTSN */
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* QSPI */
53*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_qspi[] = {
54*4882a593Smuzhiyun 	{GPMC_A13, (IEN | PEN  |       M1)}, /* GPMC_A13.QSPI1_RTCLK */
55*4882a593Smuzhiyun 	{GPMC_A18, (IEN | PEN  |       M1)}, /* GPMC_A18.QSPI1_SCLK */
56*4882a593Smuzhiyun 	{GPMC_A16, (IEN | PEN  |       M1)}, /* GPMC_A16.QSPI1_D0 */
57*4882a593Smuzhiyun 	{GPMC_A17, (IEN | PEN  |       M1)}, /* GPMC_A17.QSPI1_D1 */
58*4882a593Smuzhiyun 	{GPMC_CS2, (IEN | PDIS | PTU | M1)}, /* GPMC_CS2.QSPI1_CS0 */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* GPIO Expander I2C */
62*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_i2c_gpio[] = {
63*4882a593Smuzhiyun 	{MCASP1_AXR0, (IEN | PEN | M10)}, /* MCASP1_AXR0.I2C5_SDA */
64*4882a593Smuzhiyun 	{MCASP1_AXR1, (IEN | PEN | M10)}, /* MCASP1_AXR1.I2C5_SCL */
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* eMMC internal storage */
68*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_emmc[] = {
69*4882a593Smuzhiyun 	{GPMC_A19, (IEN | PDIS | PTU | M1)}, /* GPMC_A19.MMC2_DAT4 */
70*4882a593Smuzhiyun 	{GPMC_A20, (IEN | PDIS | PTU | M1)}, /* GPMC_A20.MMC2_DAT5 */
71*4882a593Smuzhiyun 	{GPMC_A21, (IEN | PDIS | PTU | M1)}, /* GPMC_A21.MMC2_DAT6 */
72*4882a593Smuzhiyun 	{GPMC_A22, (IEN | PDIS | PTU | M1)}, /* GPMC_A22.MMC2_DAT7 */
73*4882a593Smuzhiyun 	{GPMC_A23, (IEN | PDIS | PTU | M1)}, /* GPMC_A23.MMC2_CLK */
74*4882a593Smuzhiyun 	{GPMC_A24, (IEN | PDIS | PTU | M1)}, /* GPMC_A24.MMC2_DAT0 */
75*4882a593Smuzhiyun 	{GPMC_A25, (IEN | PDIS | PTU | M1)}, /* GPMC_A25.MMC2_DAT1 */
76*4882a593Smuzhiyun 	{GPMC_A26, (IEN | PDIS | PTU | M1)}, /* GPMC_A26.MMC2_DAT2 */
77*4882a593Smuzhiyun 	{GPMC_A27, (IEN | PDIS | PTU | M1)}, /* GPMC_A27.MMC2_DAT3 */
78*4882a593Smuzhiyun 	{GPMC_CS1, (IEN | PDIS | PTU | M1)}, /* GPMC_CS1.MMC2_CMD */
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* usb1_drvvbus */
82*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_usb[] = {
83*4882a593Smuzhiyun 	{USB1_DRVVBUS, (M0 | FSC) }, /* USB1_DRVVBUS.USB1_DRVVBUS */
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Ethernet */
87*4882a593Smuzhiyun static const struct pad_conf_entry cl_som_am57x_padconf_ethernet[] = {
88*4882a593Smuzhiyun 	/* MDIO bus */
89*4882a593Smuzhiyun 	{VIN2A_D10,  (PDIS | PTU  |	  M3) }, /* VIN2A_D10.MDIO_MCLK  */
90*4882a593Smuzhiyun 	{VIN2A_D11,  (IEN  | PDIS | PTU | M3) }, /* VIN2A_D11.MDIO_D  */
91*4882a593Smuzhiyun 	/* EMAC Slave 1 at addr 0x1 - Default interface */
92*4882a593Smuzhiyun 	{VIN2A_D12,  (IDIS | PEN  |	  M3) }, /* VIN2A_D12.RGMII1_TXC */
93*4882a593Smuzhiyun 	{VIN2A_D13,  (IDIS | PEN  |	  M3) }, /* VIN2A_D13.RGMII1_TXCTL */
94*4882a593Smuzhiyun 	{VIN2A_D14,  (IDIS | PEN  |	  M3) }, /* VIN2A_D14.RGMII1_TXD3 */
95*4882a593Smuzhiyun 	{VIN2A_D15,  (IDIS | PEN  |	  M3) }, /* VIN2A_D15.RGMII1_TXD2 */
96*4882a593Smuzhiyun 	{VIN2A_D16,  (IDIS | PEN  |	  M3) }, /* VIN2A_D16.RGMII1_TXD1 */
97*4882a593Smuzhiyun 	{VIN2A_D17,  (IDIS | PEN  |	  M3) }, /* VIN2A_D17.RGMII1_TXD0 */
98*4882a593Smuzhiyun 	{VIN2A_D18,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D18.RGMII1_RXC */
99*4882a593Smuzhiyun 	{VIN2A_D19,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D19.RGMII1_RXCTL */
100*4882a593Smuzhiyun 	{VIN2A_D20,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D20.RGMII1_RXD3 */
101*4882a593Smuzhiyun 	{VIN2A_D21,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D21.RGMII1_RXD2 */
102*4882a593Smuzhiyun 	{VIN2A_D22,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D22.RGMII1_RXD1 */
103*4882a593Smuzhiyun 	{VIN2A_D23,  (IEN  | PDIS | PTD | M3) }, /* VIN2A_D23.RGMII1_RXD0 */
104*4882a593Smuzhiyun 	/* Eth PHY1 reset GPIOs*/
105*4882a593Smuzhiyun 	{VIN2A_CLK0, (IDIS | PDIS | PTD | M14)}, /* VIN2A_CLK0.GPIO3_28 */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define SET_MUX(mux_array) do_set_mux32((*ctrl)->control_padconf_core_base, \
109*4882a593Smuzhiyun 					mux_array, ARRAY_SIZE(mux_array))
110*4882a593Smuzhiyun 
set_muxconf_regs(void)111*4882a593Smuzhiyun void set_muxconf_regs(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_console);
114*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_pmic);
115*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_green_led);
116*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_sd_card);
117*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_wifi);
118*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_qspi);
119*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_i2c_gpio);
120*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_emmc);
121*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_usb);
122*4882a593Smuzhiyun 	SET_MUX(cl_som_am57x_padconf_ethernet);
123*4882a593Smuzhiyun }
124