1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Ethernet specific code for CompuLab CL-SOM-AM57x module
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2016 CompuLab, Ltd. http://compulab.co.il/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Uri Mashiach <uri.mashiach@compulab.co.il>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <cpsw.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include "../common/eeprom.h"
17*4882a593Smuzhiyun
cpsw_control(int enabled)18*4882a593Smuzhiyun static void cpsw_control(int enabled)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun /* VTP can be added here */
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static struct cpsw_slave_data cl_som_am57x_cpsw_slaves[] = {
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun .slave_reg_ofs = 0x208,
26*4882a593Smuzhiyun .sliver_reg_ofs = 0xd80,
27*4882a593Smuzhiyun .phy_addr = 0,
28*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RMII,
29*4882a593Smuzhiyun },
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun .slave_reg_ofs = 0x308,
32*4882a593Smuzhiyun .sliver_reg_ofs = 0xdc0,
33*4882a593Smuzhiyun .phy_addr = 1,
34*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RMII,
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun },
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static struct cpsw_platform_data cl_som_am57_cpsw_data = {
40*4882a593Smuzhiyun .mdio_base = CPSW_MDIO_BASE,
41*4882a593Smuzhiyun .cpsw_base = CPSW_BASE,
42*4882a593Smuzhiyun .mdio_div = 0xff,
43*4882a593Smuzhiyun .channels = 8,
44*4882a593Smuzhiyun .cpdma_reg_ofs = 0x800,
45*4882a593Smuzhiyun .slaves = 2,
46*4882a593Smuzhiyun .slave_data = cl_som_am57x_cpsw_slaves,
47*4882a593Smuzhiyun .ale_reg_ofs = 0xd00,
48*4882a593Smuzhiyun .ale_entries = 1024,
49*4882a593Smuzhiyun .host_port_reg_ofs = 0x108,
50*4882a593Smuzhiyun .hw_stats_reg_ofs = 0x900,
51*4882a593Smuzhiyun .bd_ram_ofs = 0x2000,
52*4882a593Smuzhiyun .mac_control = (1 << 5),
53*4882a593Smuzhiyun .control = cpsw_control,
54*4882a593Smuzhiyun .host_port_num = 0,
55*4882a593Smuzhiyun .version = CPSW_CTRL_VERSION_2,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * cl_som_am57x_efuse_read_mac_addr() - read Ethernet port MAC address.
60*4882a593Smuzhiyun * The information is retrieved from the SOC's registers.
61*4882a593Smuzhiyun * @buff: read buffer.
62*4882a593Smuzhiyun * @port_num: port number.
63*4882a593Smuzhiyun */
cl_som_am57x_efuse_read_mac_addr(uchar * buff,uint port_num)64*4882a593Smuzhiyun static void cl_som_am57x_efuse_read_mac_addr(uchar *buff, uint port_num)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun uint32_t mac_hi, mac_lo;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (port_num) {
69*4882a593Smuzhiyun mac_lo = readl((*ctrl)->control_core_mac_id_1_lo);
70*4882a593Smuzhiyun mac_hi = readl((*ctrl)->control_core_mac_id_1_hi);
71*4882a593Smuzhiyun } else {
72*4882a593Smuzhiyun mac_lo = readl((*ctrl)->control_core_mac_id_0_lo);
73*4882a593Smuzhiyun mac_hi = readl((*ctrl)->control_core_mac_id_0_hi);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun buff[0] = (mac_hi & 0xFF0000) >> 16;
77*4882a593Smuzhiyun buff[1] = (mac_hi & 0xFF00) >> 8;
78*4882a593Smuzhiyun buff[2] = mac_hi & 0xFF;
79*4882a593Smuzhiyun buff[3] = (mac_lo & 0xFF0000) >> 16;
80*4882a593Smuzhiyun buff[4] = (mac_lo & 0xFF00) >> 8;
81*4882a593Smuzhiyun buff[5] = mac_lo & 0xFF;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * cl_som_am57x_handle_mac_address() - set MAC address in the U-Boot
86*4882a593Smuzhiyun * environment.
87*4882a593Smuzhiyun * The address is retrieved retrieved from an EEPROM field or from the
88*4882a593Smuzhiyun * SOC's registers.
89*4882a593Smuzhiyun * @env_name: U-Boot environment name.
90*4882a593Smuzhiyun * @field_name: EEPROM field name.
91*4882a593Smuzhiyun * @port_num: SOC's port number.
92*4882a593Smuzhiyun */
cl_som_am57x_handle_mac_address(char * env_name,uint port_num)93*4882a593Smuzhiyun static int cl_som_am57x_handle_mac_address(char *env_name, uint port_num)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun uint8_t enetaddr[6];
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = eth_env_get_enetaddr(env_name, enetaddr);
99*4882a593Smuzhiyun if (ret)
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ret = cl_eeprom_read_mac_addr(enetaddr, CONFIG_SYS_I2C_EEPROM_BUS);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (ret || !is_valid_ethaddr(enetaddr))
105*4882a593Smuzhiyun cl_som_am57x_efuse_read_mac_addr(enetaddr, port_num);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (!is_valid_ethaddr(enetaddr))
108*4882a593Smuzhiyun return -1;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ret = eth_env_set_enetaddr(env_name, enetaddr);
111*4882a593Smuzhiyun if (ret)
112*4882a593Smuzhiyun printf("cl-som-am57x: Failed to set Eth port %d MAC address\n",
113*4882a593Smuzhiyun port_num);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define CL_SOM_AM57X_PHY_ADDR2 0x01
119*4882a593Smuzhiyun #define AR8033_PHY_DEBUG_ADDR_REG 0x1d
120*4882a593Smuzhiyun #define AR8033_PHY_DEBUG_DATA_REG 0x1e
121*4882a593Smuzhiyun #define AR8033_DEBUG_RGMII_RX_CLK_DLY_REG 0x00
122*4882a593Smuzhiyun #define AR8033_DEBUG_RGMII_TX_CLK_DLY_REG 0x05
123*4882a593Smuzhiyun #define AR8033_DEBUG_RGMII_RX_CLK_DLY_MASK (1 << 15)
124*4882a593Smuzhiyun #define AR8033_DEBUG_RGMII_TX_CLK_DLY_MASK (1 << 8)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * cl_som_am57x_rgmii_clk_delay() - Set RGMII clock delay.
128*4882a593Smuzhiyun * Enable RX delay, disable TX delay.
129*4882a593Smuzhiyun */
cl_som_am57x_rgmii_clk_delay(void)130*4882a593Smuzhiyun static void cl_som_am57x_rgmii_clk_delay(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun uint16_t mii_reg_val;
133*4882a593Smuzhiyun const char *devname;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun devname = miiphy_get_current_dev();
136*4882a593Smuzhiyun /* PHY 2 */
137*4882a593Smuzhiyun miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_ADDR_REG,
138*4882a593Smuzhiyun AR8033_DEBUG_RGMII_RX_CLK_DLY_REG);
139*4882a593Smuzhiyun miiphy_read(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
140*4882a593Smuzhiyun &mii_reg_val);
141*4882a593Smuzhiyun mii_reg_val |= AR8033_DEBUG_RGMII_RX_CLK_DLY_MASK;
142*4882a593Smuzhiyun miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
143*4882a593Smuzhiyun mii_reg_val);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_ADDR_REG,
146*4882a593Smuzhiyun AR8033_DEBUG_RGMII_TX_CLK_DLY_REG);
147*4882a593Smuzhiyun miiphy_read(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
148*4882a593Smuzhiyun &mii_reg_val);
149*4882a593Smuzhiyun mii_reg_val &= ~AR8033_DEBUG_RGMII_TX_CLK_DLY_MASK;
150*4882a593Smuzhiyun miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
151*4882a593Smuzhiyun mii_reg_val);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define CL_SOM_AM57X_GPIO_PHY1_RST 92 /* GPIO3_28 */
155*4882a593Smuzhiyun #define CL_SOM_AM57X_RGMII_PORT1 1
156*4882a593Smuzhiyun
board_eth_init(bd_t * bis)157*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun int ret;
160*4882a593Smuzhiyun uint32_t ctrl_val;
161*4882a593Smuzhiyun char *cpsw_phy_envval;
162*4882a593Smuzhiyun int cpsw_act_phy = 1;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* SB-SOM-AM57x primary Eth (P21) is routed to RGMII1 */
165*4882a593Smuzhiyun ret = cl_som_am57x_handle_mac_address("ethaddr",
166*4882a593Smuzhiyun CL_SOM_AM57X_RGMII_PORT1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (ret)
169*4882a593Smuzhiyun return -1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Select RGMII for GMII1_SEL */
172*4882a593Smuzhiyun ctrl_val = readl((*ctrl)->control_core_control_io1) & (~0x33);
173*4882a593Smuzhiyun ctrl_val |= 0x22;
174*4882a593Smuzhiyun writel(ctrl_val, (*ctrl)->control_core_control_io1);
175*4882a593Smuzhiyun mdelay(10);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun gpio_request(CL_SOM_AM57X_GPIO_PHY1_RST, "phy1_rst");
178*4882a593Smuzhiyun gpio_direction_output(CL_SOM_AM57X_GPIO_PHY1_RST, 0);
179*4882a593Smuzhiyun mdelay(20);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun gpio_set_value(CL_SOM_AM57X_GPIO_PHY1_RST, 1);
182*4882a593Smuzhiyun mdelay(20);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun cpsw_phy_envval = env_get("cpsw_phy");
185*4882a593Smuzhiyun if (cpsw_phy_envval != NULL)
186*4882a593Smuzhiyun cpsw_act_phy = simple_strtoul(cpsw_phy_envval, NULL, 0);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun cl_som_am57_cpsw_data.active_slave = cpsw_act_phy;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ret = cpsw_register(&cl_som_am57_cpsw_data);
191*4882a593Smuzhiyun if (ret < 0)
192*4882a593Smuzhiyun printf("Error %d registering CPSW switch\n", ret);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Set RGMII clock delay */
195*4882a593Smuzhiyun cl_som_am57x_rgmii_clk_delay();
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun }
199