1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/iomux.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
11*4882a593Smuzhiyun #include <asm/arch/mx6ul_pins.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <i2c.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <mmc.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <usb.h>
26*4882a593Smuzhiyun #include <usb/ehci-ci.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
31*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
32*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
35*4882a593Smuzhiyun PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
36*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
39*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
40*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
41*4882a593Smuzhiyun PAD_CTL_ODE)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
44*4882a593Smuzhiyun PAD_CTL_SPEED_HIGH | \
45*4882a593Smuzhiyun PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
48*4882a593Smuzhiyun PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL (PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
53*4882a593Smuzhiyun PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
56*4882a593Smuzhiyun PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
57*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
58*4882a593Smuzhiyun PAD_CTL_SRE_FAST)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
63*4882a593Smuzhiyun .scl = {
64*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO1_IO02__I2C1_SCL | PC,
65*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO1_IO02__GPIO1_IO02 | PC,
66*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 2),
67*4882a593Smuzhiyun },
68*4882a593Smuzhiyun .sda = {
69*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO1_IO03__I2C1_SDA | PC,
70*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO1_IO03__GPIO1_IO03 | PC,
71*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3),
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info2 = {
76*4882a593Smuzhiyun .scl = {
77*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO1_IO00__I2C2_SCL | PC,
78*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO00 | PC,
79*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 0),
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun .sda = {
82*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO1_IO01__I2C2_SDA | PC,
83*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO01 | PC,
84*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 1),
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info4 = {
89*4882a593Smuzhiyun .scl = {
90*4882a593Smuzhiyun .i2c_mode = MX6_PAD_UART2_TX_DATA__I2C4_SCL | PC,
91*4882a593Smuzhiyun .gpio_mode = MX6_PAD_UART2_TX_DATA__GPIO1_IO20 | PC,
92*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 20),
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun .sda = {
95*4882a593Smuzhiyun .i2c_mode = MX6_PAD_UART2_RX_DATA__I2C4_SDA | PC,
96*4882a593Smuzhiyun .gpio_mode = MX6_PAD_UART2_RX_DATA__GPIO1_IO21 | PC,
97*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 21),
98*4882a593Smuzhiyun },
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
dram_init(void)101*4882a593Smuzhiyun int dram_init(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
109*4882a593Smuzhiyun MX6_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
110*4882a593Smuzhiyun MX6_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
114*4882a593Smuzhiyun MX6_PAD_UART4_TX_DATA__UART4_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
115*4882a593Smuzhiyun MX6_PAD_UART4_RX_DATA__UART4_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static iomux_v3_cfg_t const uart5_pads[] = {
119*4882a593Smuzhiyun MX6_PAD_GPIO1_IO04__UART5_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
120*4882a593Smuzhiyun MX6_PAD_GPIO1_IO05__UART5_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
121*4882a593Smuzhiyun MX6_PAD_GPIO1_IO09__UART5_DCE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
122*4882a593Smuzhiyun MX6_PAD_GPIO1_IO08__UART5_DCE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static iomux_v3_cfg_t const uart8_pads[] = {
126*4882a593Smuzhiyun MX6_PAD_ENET2_TX_DATA1__UART8_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
127*4882a593Smuzhiyun MX6_PAD_ENET2_TX_EN__UART8_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
128*4882a593Smuzhiyun MX6_PAD_ENET2_TX_CLK__UART8_DCE_CTS | MUX_PAD_CTRL(UART_PAD_CTRL),
129*4882a593Smuzhiyun MX6_PAD_ENET2_RX_ER__UART8_DCE_RTS | MUX_PAD_CTRL(UART_PAD_CTRL),
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
setup_iomux_uart(void)132*4882a593Smuzhiyun static void setup_iomux_uart(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
135*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
136*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
137*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart8_pads, ARRAY_SIZE(uart8_pads));
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* eMMC on USDHC2 */
141*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
142*4882a593Smuzhiyun MX6_PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143*4882a593Smuzhiyun MX6_PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144*4882a593Smuzhiyun MX6_PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145*4882a593Smuzhiyun MX6_PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146*4882a593Smuzhiyun MX6_PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
147*4882a593Smuzhiyun MX6_PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
148*4882a593Smuzhiyun MX6_PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
149*4882a593Smuzhiyun MX6_PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
150*4882a593Smuzhiyun MX6_PAD_NAND_DATA06__USDHC2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
151*4882a593Smuzhiyun MX6_PAD_NAND_DATA07__USDHC2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * RST_B
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun MX6_PAD_NAND_ALE__USDHC2_RESET_B | MUX_PAD_CTRL(NO_PAD_CTRL),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg = {
160*4882a593Smuzhiyun .esdhc_base = USDHC2_BASE_ADDR,
161*4882a593Smuzhiyun .max_bus_width = 8,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define USDHC2_PWR_GPIO IMX_GPIO_NR(1, 9)
165*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)166*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun /* eMMC is always present */
169*4882a593Smuzhiyun return 1;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)172*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET 0x800
182*4882a593Smuzhiyun #define UCTRL_PWR_POL (1 << 9)
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
185*4882a593Smuzhiyun /* OTG1 */
186*4882a593Smuzhiyun MX6_PAD_SD1_CMD__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
187*4882a593Smuzhiyun MX6_PAD_SD1_DATA0__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
188*4882a593Smuzhiyun /* OTG2 */
189*4882a593Smuzhiyun MX6_PAD_SD1_DATA1__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
190*4882a593Smuzhiyun MX6_PAD_SD1_DATA3__ANATOP_OTG2_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
setup_usb(void)193*4882a593Smuzhiyun static void setup_usb(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
196*4882a593Smuzhiyun ARRAY_SIZE(usb_otg_pads));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
board_usb_phy_mode(int port)199*4882a593Smuzhiyun int board_usb_phy_mode(int port)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun if (port == 1)
202*4882a593Smuzhiyun return USB_INIT_HOST;
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun return usb_phy_mode(port);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
board_ehci_hcd_init(int port)207*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u32 *usbnc_usb_ctrl;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (port > 1)
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
215*4882a593Smuzhiyun port * 4);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Set Power polarity */
218*4882a593Smuzhiyun setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
224*4882a593Smuzhiyun MX6_PAD_GPIO1_IO06__ENET1_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
225*4882a593Smuzhiyun MX6_PAD_GPIO1_IO07__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
226*4882a593Smuzhiyun MX6_PAD_ENET1_TX_DATA0__ENET1_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
227*4882a593Smuzhiyun MX6_PAD_ENET1_TX_DATA1__ENET1_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
228*4882a593Smuzhiyun MX6_PAD_ENET1_TX_EN__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
229*4882a593Smuzhiyun MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
230*4882a593Smuzhiyun MX6_PAD_ENET1_RX_DATA0__ENET1_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
231*4882a593Smuzhiyun MX6_PAD_ENET1_RX_DATA1__ENET1_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
232*4882a593Smuzhiyun MX6_PAD_ENET1_RX_ER__ENET1_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
233*4882a593Smuzhiyun MX6_PAD_ENET1_RX_EN__ENET1_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* ENET1 reset */
236*4882a593Smuzhiyun MX6_PAD_CSI_MCLK__GPIO4_IO17 | MUX_PAD_CTRL(NO_PAD_CTRL),
237*4882a593Smuzhiyun /* ENET1 interrupt */
238*4882a593Smuzhiyun MX6_PAD_CSI_PIXCLK__GPIO4_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL),
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(4, 17)
242*4882a593Smuzhiyun
board_eth_init(bd_t * bis)243*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun int ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Reset LAN8742 PHY */
250*4882a593Smuzhiyun ret = gpio_request(ENET_PHY_RESET_GPIO, "phy-reset");
251*4882a593Smuzhiyun if (!ret)
252*4882a593Smuzhiyun gpio_direction_output(ENET_PHY_RESET_GPIO , 0);
253*4882a593Smuzhiyun mdelay(10);
254*4882a593Smuzhiyun gpio_set_value(ENET_PHY_RESET_GPIO, 1);
255*4882a593Smuzhiyun mdelay(10);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return cpu_eth_init(bis);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
setup_fec(int fec_id)260*4882a593Smuzhiyun static int setup_fec(int fec_id)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
263*4882a593Smuzhiyun int ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun * Use 50M anatop loopback REF_CLK1 for ENET1,
267*4882a593Smuzhiyun * clear gpr1[13], set gpr1[17].
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK,
270*4882a593Smuzhiyun IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = enable_fec_anatop_clock(fec_id, ENET_50MHZ);
273*4882a593Smuzhiyun if (ret)
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun enable_enet_clk(1);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)281*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun if (phydev->drv->config)
284*4882a593Smuzhiyun phydev->drv->config(phydev);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
board_early_init_f(void)289*4882a593Smuzhiyun int board_early_init_f(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun setup_iomux_uart();
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
board_init(void)296*4882a593Smuzhiyun int board_init(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun /* Address of boot parameters */
299*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
302*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
303*4882a593Smuzhiyun setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info4);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun setup_fec(CONFIG_FEC_ENET_DEV);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun setup_usb();
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
313*4882a593Smuzhiyun /* 8 bit bus width */
314*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x60, 0x28, 0x00, 0x00)},
315*4882a593Smuzhiyun { NULL, 0 },
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
board_late_init(void)318*4882a593Smuzhiyun int board_late_init(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
321*4882a593Smuzhiyun env_set("board_name", "xpress");
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
checkboard(void)326*4882a593Smuzhiyun int checkboard(void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun puts("Board: CCV-EVA xPress\n");
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332