1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mux.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2016
5*4882a593Smuzhiyun * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on:
8*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/arch/hardware.h>
16*4882a593Smuzhiyun #include <asm/arch/mux.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <i2c.h>
19*4882a593Smuzhiyun #include "board.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
22*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUDEN | RXACTIVE)}, /* UART0_RXD */
23*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDDIS)}, /* UART0_TXD */
24*4882a593Smuzhiyun {OFFSET(uart0_ctsn), (MODE(0) | PULLUDEN | RXACTIVE)}, /* UART0_CTS */
25*4882a593Smuzhiyun {OFFSET(uart0_rtsn), (MODE(0) | PULLUDDIS)}, /* UART0_RTS */
26*4882a593Smuzhiyun {-1},
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct module_pin_mux uart1_pin_mux[] = {
30*4882a593Smuzhiyun {OFFSET(uart1_rxd), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* UART1_RXD */
31*4882a593Smuzhiyun {OFFSET(uart1_txd), (MODE(0) | PULLUDDIS)}, /* UART1_TXD */
32*4882a593Smuzhiyun {OFFSET(uart1_ctsn), (MODE(0) | PULLUDEN | RXACTIVE)}, /* UART1_CTS */
33*4882a593Smuzhiyun {OFFSET(uart1_rtsn), (MODE(0) | PULLUDDIS)}, /* UART1_RTS */
34*4882a593Smuzhiyun {-1},
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct module_pin_mux uart2_pin_mux[] = {
38*4882a593Smuzhiyun {OFFSET(spi0_sclk), (MODE(1) | PULLUDDIS | RXACTIVE)}, /* UART2_RXD */
39*4882a593Smuzhiyun {OFFSET(spi0_d0), (MODE(1) | PULLUDDIS)}, /* UART2_TXD */
40*4882a593Smuzhiyun {-1},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct module_pin_mux spi1_pin_mux[] = {
44*4882a593Smuzhiyun {OFFSET(mcasp0_aclkx), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_SCLK */
45*4882a593Smuzhiyun {OFFSET(mcasp0_fsx), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_D0 */
46*4882a593Smuzhiyun {OFFSET(mcasp0_axr0), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_D1 */
47*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkr), (MODE(3) | PULLUDEN | RXACTIVE)},/* SPI1_CS0 */
48*4882a593Smuzhiyun {-1},
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct module_pin_mux uart4_pin_mux[] = {
52*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */
53*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(6) | PULLUP_EN)}, /* UART4_TXD */
54*4882a593Smuzhiyun {-1},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
58*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* MMC0_DAT3 */
59*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* MMC0_DAT2 */
60*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* MMC0_DAT1 */
61*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* MMC0_DAT0 */
62*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
63*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* MMC0_CMD */
64*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUDDIS)}, /* MMC0_CD */
65*4882a593Smuzhiyun {-1},
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct module_pin_mux mmc1_pin_mux[] = {
69*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
70*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
71*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
72*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
73*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
74*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
75*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
76*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
77*4882a593Smuzhiyun {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUDDIS)}, /* MMC1_CLK */
78*4882a593Smuzhiyun {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
79*4882a593Smuzhiyun {-1},
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct module_pin_mux mmc2_pin_mux[] = {
83*4882a593Smuzhiyun {OFFSET(gpmc_ad12), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT0 */
84*4882a593Smuzhiyun {OFFSET(gpmc_ad13), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT1 */
85*4882a593Smuzhiyun {OFFSET(gpmc_ad14), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT2 */
86*4882a593Smuzhiyun {OFFSET(gpmc_ad15), (MODE(3) | PULLUDDIS | RXACTIVE)}, /* MMC2_DAT3 */
87*4882a593Smuzhiyun {OFFSET(gpmc_csn3), (MODE(3) | RXACTIVE | PULLUDDIS)}, /* MMC2_CMD */
88*4882a593Smuzhiyun {OFFSET(gpmc_clk), (MODE(3) | RXACTIVE | PULLUDDIS)}, /* MMC2_CLK */
89*4882a593Smuzhiyun {-1},
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
92*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* I2C_DATA */
93*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS)}, /* I2C_SCLK */
94*4882a593Smuzhiyun {-1},
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static struct module_pin_mux gpio0_7_pin_mux[] = {
98*4882a593Smuzhiyun {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUP_EN)}, /* GPIO0_7 */
99*4882a593Smuzhiyun {-1},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct module_pin_mux jtag_pin_mux[] = {
103*4882a593Smuzhiyun {OFFSET(xdma_event_intr0), (MODE(6) | RXACTIVE | PULLUDDIS)},
104*4882a593Smuzhiyun {OFFSET(xdma_event_intr1), (MODE(6) | RXACTIVE | PULLUDDIS)},
105*4882a593Smuzhiyun {OFFSET(nresetin_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
106*4882a593Smuzhiyun {OFFSET(nnmi), (MODE(0) | RXACTIVE | PULLUDDIS)},
107*4882a593Smuzhiyun {OFFSET(tms), (MODE(0) | RXACTIVE | PULLUP_EN)},
108*4882a593Smuzhiyun {OFFSET(tdi), (MODE(0) | RXACTIVE | PULLUP_EN)},
109*4882a593Smuzhiyun {OFFSET(tdo), (MODE(0) | PULLUP_EN)},
110*4882a593Smuzhiyun {OFFSET(tck), (MODE(0) | RXACTIVE | PULLUP_EN)},
111*4882a593Smuzhiyun {OFFSET(ntrst), (MODE(0) | RXACTIVE)},
112*4882a593Smuzhiyun {OFFSET(emu0), (MODE(0) | RXACTIVE | PULLUP_EN)},
113*4882a593Smuzhiyun {OFFSET(emu1), (MODE(0) | RXACTIVE | PULLUP_EN)},
114*4882a593Smuzhiyun {OFFSET(pmic_power_en), (MODE(0) | PULLUP_EN)},
115*4882a593Smuzhiyun {OFFSET(rsvd2), (MODE(0) | PULLUP_EN)},
116*4882a593Smuzhiyun {OFFSET(rtc_porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
117*4882a593Smuzhiyun {OFFSET(ext_wakeup), (MODE(0) | RXACTIVE)},
118*4882a593Smuzhiyun {OFFSET(enz_kaldo_1p8v), (MODE(0) | RXACTIVE | PULLUDDIS)},
119*4882a593Smuzhiyun {OFFSET(usb0_drvvbus), (MODE(0) | PULLUDEN)},
120*4882a593Smuzhiyun {OFFSET(usb1_drvvbus), (MODE(0) | PULLUDDIS)},
121*4882a593Smuzhiyun {-1},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static struct module_pin_mux gpio_pin_mux[] = {
125*4882a593Smuzhiyun {OFFSET(gpmc_ad8), (MODE(7) | PULLUDDIS)}, /* gpio0[22] - LED_PWR_BL (external pull-down) */
126*4882a593Smuzhiyun {OFFSET(gpmc_ad9), (MODE(7) | PULLUDDIS)}, /* gpio0[23] - LED_PWR_RD (external pull-down) */
127*4882a593Smuzhiyun {OFFSET(gpmc_ad10), (MODE(7) | PULLUDDIS)}, /* gpio0[26] - LED_LAN_RD (external pull-down) */
128*4882a593Smuzhiyun {OFFSET(gpmc_ad11), (MODE(7) | PULLUDDIS)}, /* gpio0[27] - #WIFI_RST (external pull-down) */
129*4882a593Smuzhiyun {OFFSET(gpmc_a0), (MODE(7) | PULLUDDIS)}, /* gpio1[16] - WIFI_REGEN */
130*4882a593Smuzhiyun {OFFSET(gpmc_a1), (MODE(7) | PULLUDDIS)}, /* gpio1[17] - LED_LAN_BL */
131*4882a593Smuzhiyun {OFFSET(gpmc_a2), (MODE(7) | PULLUDDIS)}, /* gpio1[18] - LED_Cloud_BL */
132*4882a593Smuzhiyun {OFFSET(gpmc_a3), (MODE(7) | PULLUDDIS)}, /* gpio1[19] - LED_PWM as GPIO */
133*4882a593Smuzhiyun {OFFSET(gpmc_a4), (MODE(7))}, /* gpio1[20] - #eMMC_RST */
134*4882a593Smuzhiyun {OFFSET(gpmc_a5), (MODE(7) | PULLUDDIS)}, /* gpio1[21] - #Z-Wave_RST */
135*4882a593Smuzhiyun {OFFSET(gpmc_a6), (MODE(7) | PULLUDDIS)}, /* gpio1[22] - ENOC_RST */
136*4882a593Smuzhiyun {OFFSET(gpmc_a7), (MODE(7) | PULLUP_EN)}, /* gpio1[23] - WIFI_MODE */
137*4882a593Smuzhiyun {OFFSET(gpmc_a8), (MODE(7) | RXACTIVE | PULLUDDIS)}, /* gpio1[24] - #BIDCOS_RST */
138*4882a593Smuzhiyun {OFFSET(gpmc_a9), (MODE(7) | RXACTIVE | PULLUDDIS)}, /* gpio1[25] - USR_BUTTON */
139*4882a593Smuzhiyun {OFFSET(gpmc_a10), (MODE(7) | RXACTIVE | PULLUDDIS)}, /* gpio1[26] - #USB1_OC */
140*4882a593Smuzhiyun {OFFSET(gpmc_a11), (MODE(7) | RXACTIVE | PULLUDDIS)}, /* gpio1[27] - BIDCOS_PROG */
141*4882a593Smuzhiyun {OFFSET(gpmc_be1n), (MODE(7) | PULLUP_EN)}, /* gpio1[28] - ZIGBEE_PC7 */
142*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUDDIS)}, /* gpio1[29] - RESET_BUTTON */
143*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(7) | PULLUDDIS)}, /* gpio2[2] - LED_Cloud_RD */
144*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(7) | PULLUDDIS | RXACTIVE)}, /* gpio2[3] - #WIFI_POR */
145*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(7) | PULLUDDIS)}, /* gpio2[4] - N/C */
146*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(7) | PULLUDDIS)}, /* gpio2[5] - EEPROM_WP */
147*4882a593Smuzhiyun {OFFSET(lcd_data0), (MODE(7) | PULLUDDIS)}, /* gpio2[6] */
148*4882a593Smuzhiyun {OFFSET(lcd_data1), (MODE(7) | PULLUDDIS)}, /* gpio2[7] */
149*4882a593Smuzhiyun {OFFSET(lcd_data2), (MODE(7) | PULLUDDIS)}, /* gpio2[8] */
150*4882a593Smuzhiyun {OFFSET(lcd_data3), (MODE(7) | PULLUDDIS)}, /* gpio2[9] */
151*4882a593Smuzhiyun {OFFSET(lcd_data4), (MODE(7) | PULLUDDIS)}, /* gpio2[10] */
152*4882a593Smuzhiyun {OFFSET(lcd_data5), (MODE(7) | PULLUDDIS)}, /* gpio2[11] */
153*4882a593Smuzhiyun {OFFSET(lcd_data6), (MODE(7) | PULLUDDIS)}, /* gpio2[12] */
154*4882a593Smuzhiyun {OFFSET(lcd_data7), (MODE(7) | PULLUDDIS)}, /* gpio2[13] */
155*4882a593Smuzhiyun {OFFSET(lcd_data8), (MODE(7) | PULLUDDIS)}, /* gpio2[14] */
156*4882a593Smuzhiyun {OFFSET(lcd_data9), (MODE(7) | PULLUDDIS)}, /* gpio2[15] */
157*4882a593Smuzhiyun {OFFSET(lcd_data10), (MODE(7) | PULLUDDIS)}, /* gpio2[16] */
158*4882a593Smuzhiyun {OFFSET(lcd_data11), (MODE(7) | PULLUDDIS)}, /* gpio2[17] */
159*4882a593Smuzhiyun {OFFSET(lcd_data12), (MODE(7) | PULLUDDIS)}, /* gpio0[8] */
160*4882a593Smuzhiyun {OFFSET(lcd_data13), (MODE(7) | PULLUDDIS)}, /* gpio0[9] */
161*4882a593Smuzhiyun {OFFSET(lcd_data14), (MODE(7) | PULLUDDIS)}, /* gpio0[10] */
162*4882a593Smuzhiyun {OFFSET(lcd_data15), (MODE(7) | PULLUDDIS)}, /* gpio0[11] */
163*4882a593Smuzhiyun {OFFSET(lcd_vsync), (MODE(7) | PULLUDDIS)}, /* gpio2[22] */
164*4882a593Smuzhiyun {OFFSET(lcd_hsync), (MODE(7) | PULLUDDIS)}, /* gpio2[23] */
165*4882a593Smuzhiyun {OFFSET(lcd_pclk), (MODE(7) | PULLUDDIS)}, /* gpio2[24] */
166*4882a593Smuzhiyun {OFFSET(lcd_ac_bias_en), (MODE(7) | PULLUDDIS)},/* gpio2[25] */
167*4882a593Smuzhiyun {OFFSET(spi0_d1), (MODE(7) | PULLUDDIS)}, /* gpio0[4] */
168*4882a593Smuzhiyun {OFFSET(spi0_cs0), (MODE(7) | PULLUDDIS)}, /* gpio0[5] */
169*4882a593Smuzhiyun {OFFSET(mcasp0_aclkr), (MODE(7) | PULLUDDIS)}, /* gpio3[18] - #ZIGBEE_RST */
170*4882a593Smuzhiyun {OFFSET(mcasp0_fsr), (MODE(7)) | PULLUDDIS}, /* gpio3[19] - ZIGBEE_BOOT */
171*4882a593Smuzhiyun {OFFSET(mcasp0_axr1), (MODE(7) | RXACTIVE)}, /* gpio3[19] - ZIGBEE_BOOT */
172*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkx), (MODE(7) | RXACTIVE | PULLUP_EN)},/* gpio3[21] - ZIGBEE_PC5 */
173*4882a593Smuzhiyun {-1},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static struct module_pin_mux mii1_pin_mux[] = {
177*4882a593Smuzhiyun {OFFSET(mii1_col), MODE(0) | RXACTIVE},
178*4882a593Smuzhiyun {OFFSET(mii1_crs), MODE(0) | RXACTIVE},
179*4882a593Smuzhiyun {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE},
180*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(0)},
181*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},
182*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(0)},
183*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(0)},
184*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(0) | RXACTIVE},
185*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(0) | RXACTIVE},
186*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(0) | RXACTIVE},
187*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE},
188*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE},
189*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},
190*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},
191*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE},
192*4882a593Smuzhiyun {OFFSET(rmii1_refclk), MODE(7) | RXACTIVE},
193*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},
194*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN},
195*4882a593Smuzhiyun {-1},
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct module_pin_mux pwm_pin_mux[] = {
199*4882a593Smuzhiyun {OFFSET(gpmc_a3), (MODE(6) | PULLUDDIS)},
200*4882a593Smuzhiyun {-1},
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
enable_uart0_pin_mux(void)203*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
enable_uart1_pin_mux(void)208*4882a593Smuzhiyun void enable_uart1_pin_mux(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun configure_module_pin_mux(uart1_pin_mux);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
enable_uart2_pin_mux(void)213*4882a593Smuzhiyun void enable_uart2_pin_mux(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun configure_module_pin_mux(uart2_pin_mux);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
enable_uart3_pin_mux(void)218*4882a593Smuzhiyun void enable_uart3_pin_mux(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
enable_uart4_pin_mux(void)222*4882a593Smuzhiyun void enable_uart4_pin_mux(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun configure_module_pin_mux(uart4_pin_mux);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
enable_uart5_pin_mux(void)227*4882a593Smuzhiyun void enable_uart5_pin_mux(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)231*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
enable_shc_board_pwm_pin_mux(void)236*4882a593Smuzhiyun void enable_shc_board_pwm_pin_mux(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun configure_module_pin_mux(pwm_pin_mux);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
enable_shc_board_pin_mux(void)241*4882a593Smuzhiyun void enable_shc_board_pin_mux(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun /* Do board-specific muxes. */
244*4882a593Smuzhiyun if (board_is_c3_sample() || board_is_series()) {
245*4882a593Smuzhiyun configure_module_pin_mux(mii1_pin_mux);
246*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
247*4882a593Smuzhiyun configure_module_pin_mux(mmc1_pin_mux);
248*4882a593Smuzhiyun configure_module_pin_mux(mmc2_pin_mux);
249*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
250*4882a593Smuzhiyun configure_module_pin_mux(gpio0_7_pin_mux);
251*4882a593Smuzhiyun configure_module_pin_mux(gpio_pin_mux);
252*4882a593Smuzhiyun configure_module_pin_mux(uart1_pin_mux);
253*4882a593Smuzhiyun configure_module_pin_mux(uart2_pin_mux);
254*4882a593Smuzhiyun configure_module_pin_mux(uart4_pin_mux);
255*4882a593Smuzhiyun configure_module_pin_mux(spi1_pin_mux);
256*4882a593Smuzhiyun configure_module_pin_mux(jtag_pin_mux);
257*4882a593Smuzhiyun } else {
258*4882a593Smuzhiyun puts("Unknown board, cannot configure pinmux.");
259*4882a593Smuzhiyun hang();
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262