1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mux.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2012-2014 Birdland Audio - http://birdland.com/oem
5*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun * GNU General Public License for more details.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <asm/arch/hardware.h>
20*4882a593Smuzhiyun #include <asm/arch/mux.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <i2c.h>
23*4882a593Smuzhiyun #include "board.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
26*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
27*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
28*4882a593Smuzhiyun {-1},
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct module_pin_mux uart1_pin_mux[] = {
32*4882a593Smuzhiyun {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART1_RXD */
33*4882a593Smuzhiyun {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)}, /* UART1_TXD */
34*4882a593Smuzhiyun {-1},
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static struct module_pin_mux uart2_pin_mux[] = {
38*4882a593Smuzhiyun {OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART2_RXD */
39*4882a593Smuzhiyun {OFFSET(spi0_d0), (MODE(1) | PULLUDEN)}, /* UART2_TXD */
40*4882a593Smuzhiyun {-1},
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static struct module_pin_mux uart3_pin_mux[] = {
44*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
45*4882a593Smuzhiyun {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
46*4882a593Smuzhiyun {-1},
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct module_pin_mux uart4_pin_mux[] = {
50*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */
51*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)}, /* UART4_TXD */
52*4882a593Smuzhiyun {-1},
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct module_pin_mux uart5_pin_mux[] = {
56*4882a593Smuzhiyun {OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)}, /* UART5_RXD */
57*4882a593Smuzhiyun {OFFSET(lcd_data8), (MODE(4) | PULLUDEN)}, /* UART5_TXD */
58*4882a593Smuzhiyun {-1},
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
62*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
63*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
64*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
65*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
66*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
67*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
68*4882a593Smuzhiyun {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
69*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
70*4882a593Smuzhiyun {-1},
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct module_pin_mux mmc1_pin_mux[] = {
74*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
75*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
76*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
77*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
78*4882a593Smuzhiyun {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
79*4882a593Smuzhiyun {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
80*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
81*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},/* MMC1_CD */
82*4882a593Smuzhiyun {-1},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
86*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
87*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
88*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
89*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
90*4882a593Smuzhiyun {-1},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static struct module_pin_mux i2c1_pin_mux[] = {
94*4882a593Smuzhiyun {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
95*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
96*4882a593Smuzhiyun {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
97*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
98*4882a593Smuzhiyun {-1},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static struct module_pin_mux rgmii1_pin_mux[] = {
102*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */
103*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */
104*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */
105*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */
106*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */
107*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */
108*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */
109*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */
110*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */
111*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */
112*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */
113*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */
114*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
115*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
116*4882a593Smuzhiyun {-1},
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct module_pin_mux mii1_pin_mux[] = {
120*4882a593Smuzhiyun {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
121*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
122*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
123*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
124*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
125*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
126*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
127*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
128*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
129*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
130*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
131*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
132*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
133*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
134*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
135*4882a593Smuzhiyun {-1},
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun
enable_uart0_pin_mux(void)139*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
enable_uart1_pin_mux(void)144*4882a593Smuzhiyun void enable_uart1_pin_mux(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun configure_module_pin_mux(uart1_pin_mux);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
enable_uart2_pin_mux(void)149*4882a593Smuzhiyun void enable_uart2_pin_mux(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun configure_module_pin_mux(uart2_pin_mux);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
enable_uart3_pin_mux(void)154*4882a593Smuzhiyun void enable_uart3_pin_mux(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun configure_module_pin_mux(uart3_pin_mux);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
enable_uart4_pin_mux(void)159*4882a593Smuzhiyun void enable_uart4_pin_mux(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun configure_module_pin_mux(uart4_pin_mux);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
enable_uart5_pin_mux(void)164*4882a593Smuzhiyun void enable_uart5_pin_mux(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun configure_module_pin_mux(uart5_pin_mux);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)169*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* CPLD registers */
176*4882a593Smuzhiyun #define I2C_CPLD_ADDR 0x35
177*4882a593Smuzhiyun #define CFG_REG 0x10
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun
enable_board_pin_mux(enum board_type board)180*4882a593Smuzhiyun void enable_board_pin_mux(enum board_type board)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun configure_module_pin_mux(i2c1_pin_mux);
183*4882a593Smuzhiyun if (board == BAV335A)
184*4882a593Smuzhiyun configure_module_pin_mux(mii1_pin_mux); /* MII Mode: 10/100MB */
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun configure_module_pin_mux(rgmii1_pin_mux); /* RGMII Mode: GB */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
189*4882a593Smuzhiyun configure_module_pin_mux(mmc1_pin_mux);
190*4882a593Smuzhiyun }
191