1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2013 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
19*4882a593Smuzhiyun #include <mmc.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <micrel.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
28*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
31*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
34*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
37*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
38*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
39*4882a593Smuzhiyun
dram_init(void)40*4882a593Smuzhiyun int dram_init(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads[] = {
48*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
49*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun iomux_v3_cfg_t const uart2_pads[] = {
53*4882a593Smuzhiyun MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
54*4882a593Smuzhiyun MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun iomux_v3_cfg_t const uart4_pads[] = {
58*4882a593Smuzhiyun MX6_PAD_CSI0_DAT12__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
59*4882a593Smuzhiyun MX6_PAD_CSI0_DAT13__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info0 = {
65*4882a593Smuzhiyun .scl = {
66*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
67*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC,
68*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun .sda = {
71*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
72*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
73*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info2 = {
78*4882a593Smuzhiyun .scl = {
79*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
80*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | PC,
81*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3)
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun .sda = {
84*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
85*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11 | PC,
86*4882a593Smuzhiyun .gp = IMX_GPIO_NR(7, 11)
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
91*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
96*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
97*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads1[] = {
101*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
102*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
103*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
104*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
105*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
106*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
107*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
108*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
109*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
110*4882a593Smuzhiyun /* pin 35 - 1 (PHY_AD2) on reset */
111*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__GPIO6_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
112*4882a593Smuzhiyun /* pin 32 - 1 - (MODE0) all */
113*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
114*4882a593Smuzhiyun /* pin 31 - 1 - (MODE1) all */
115*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
116*4882a593Smuzhiyun /* pin 28 - 1 - (MODE2) all */
117*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
118*4882a593Smuzhiyun /* pin 27 - 1 - (MODE3) all */
119*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
120*4882a593Smuzhiyun /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
121*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL),
122*4882a593Smuzhiyun /* pin 42 PHY nRST */
123*4882a593Smuzhiyun MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads2[] = {
127*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
128*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
129*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
130*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
131*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
132*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun iomux_v3_cfg_t nfc_pads[] = {
136*4882a593Smuzhiyun MX6_PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL),
137*4882a593Smuzhiyun MX6_PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL),
138*4882a593Smuzhiyun MX6_PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL),
139*4882a593Smuzhiyun MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL),
140*4882a593Smuzhiyun MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL),
141*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__NAND_CE1_B | MUX_PAD_CTRL(NO_PAD_CTRL),
142*4882a593Smuzhiyun MX6_PAD_NANDF_CS2__NAND_CE2_B | MUX_PAD_CTRL(NO_PAD_CTRL),
143*4882a593Smuzhiyun MX6_PAD_NANDF_CS3__NAND_CE3_B | MUX_PAD_CTRL(NO_PAD_CTRL),
144*4882a593Smuzhiyun MX6_PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
145*4882a593Smuzhiyun MX6_PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
146*4882a593Smuzhiyun MX6_PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
147*4882a593Smuzhiyun MX6_PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
148*4882a593Smuzhiyun MX6_PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
149*4882a593Smuzhiyun MX6_PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
150*4882a593Smuzhiyun MX6_PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
151*4882a593Smuzhiyun MX6_PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
152*4882a593Smuzhiyun MX6_PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
153*4882a593Smuzhiyun MX6_PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
154*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__NAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL),
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
setup_gpmi_nand(void)157*4882a593Smuzhiyun static void setup_gpmi_nand(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* config gpmi nand iomux */
162*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(nfc_pads,
163*4882a593Smuzhiyun ARRAY_SIZE(nfc_pads));
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* config gpmi and bch clock to 100 MHz */
166*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->cs2cdr,
167*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
168*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
169*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
170*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
171*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
172*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* enable gpmi and bch clock gating */
175*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR4,
176*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
177*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
178*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
179*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
180*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* enable apbh clock gating */
183*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
setup_iomux_enet(void)186*4882a593Smuzhiyun static void setup_iomux_enet(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
189*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
190*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
191*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
192*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
193*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
194*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
195*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* Need delay 10ms according to KSZ9021 spec */
198*4882a593Smuzhiyun udelay(1000 * 10);
199*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(3, 23), 1);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
setup_iomux_uart(void)204*4882a593Smuzhiyun static void setup_iomux_uart(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
207*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
208*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
board_ehci_hcd_init(int port)212*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
220*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[1] = {
221*4882a593Smuzhiyun { USDHC3_BASE_ADDR },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)224*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
229*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(7, 0));
230*4882a593Smuzhiyun return !gpio_get_value(IMX_GPIO_NR(7, 0));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)236*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * Only one USDHC controller on titianium
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
242*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)248*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun /* min rx data delay */
251*4882a593Smuzhiyun ksz9021_phy_extended_write(phydev,
252*4882a593Smuzhiyun MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
253*4882a593Smuzhiyun /* min tx data delay */
254*4882a593Smuzhiyun ksz9021_phy_extended_write(phydev,
255*4882a593Smuzhiyun MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
256*4882a593Smuzhiyun /* max rx/tx clock delay, min rx/tx control */
257*4882a593Smuzhiyun ksz9021_phy_extended_write(phydev,
258*4882a593Smuzhiyun MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
259*4882a593Smuzhiyun if (phydev->drv->config)
260*4882a593Smuzhiyun phydev->drv->config(phydev);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
board_eth_init(bd_t * bis)265*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun setup_iomux_enet();
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return cpu_eth_init(bis);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
board_early_init_f(void)272*4882a593Smuzhiyun int board_early_init_f(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun setup_iomux_uart();
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
board_init(void)279*4882a593Smuzhiyun int board_init(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun /* address of boot parameters */
282*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
285*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun setup_gpmi_nand();
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
checkboard(void)292*4882a593Smuzhiyun int checkboard(void)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun puts("Board: Titanium\n");
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
300*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
301*4882a593Smuzhiyun /* NAND */
302*4882a593Smuzhiyun { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
303*4882a593Smuzhiyun /* 4 bit bus width */
304*4882a593Smuzhiyun { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) },
305*4882a593Smuzhiyun { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) },
306*4882a593Smuzhiyun { NULL, 0 },
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun
misc_init_r(void)310*4882a593Smuzhiyun int misc_init_r(void)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
313*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318