xref: /OK3568_Linux_fs/u-boot/board/barco/platinum/platinum_titanium.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014, Barco (www.barco.com)
3*4882a593Smuzhiyun  * Copyright (C) 2014 Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/iomux.h>
10*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
13*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
14*4882a593Smuzhiyun #include <miiphy.h>
15*4882a593Smuzhiyun #include <micrel.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "platinum.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi1_pads[] = {
20*4882a593Smuzhiyun 	MX6_PAD_EIM_D16__ECSPI1_SCLK		| MUX_PAD_CTRL(ECSPI1_PAD_CLK),
21*4882a593Smuzhiyun 	MX6_PAD_EIM_D17__ECSPI1_MISO		| MUX_PAD_CTRL(ECSPI_PAD_MISO),
22*4882a593Smuzhiyun 	MX6_PAD_EIM_D18__ECSPI1_MOSI		| MUX_PAD_CTRL(ECSPI_PAD_MOSI),
23*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT7__ECSPI1_SS0		| MUX_PAD_CTRL(ECSPI_PAD_SS),
24*4882a593Smuzhiyun 	/* non mounted spi nor flash for booting */
25*4882a593Smuzhiyun 	MX6_PAD_EIM_D19__ECSPI1_SS1		| MUX_PAD_CTRL(NO_PAD_CTRL),
26*4882a593Smuzhiyun 	MX6_PAD_EIM_D24__ECSPI1_SS2		| MUX_PAD_CTRL(ECSPI_PAD_SS),
27*4882a593Smuzhiyun 	MX6_PAD_EIM_D25__ECSPI1_SS3		| MUX_PAD_CTRL(ECSPI_PAD_SS),
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi2_pads[] = {
31*4882a593Smuzhiyun 	MX6_PAD_EIM_CS0__ECSPI2_SCLK		| MUX_PAD_CTRL(ECSPI2_PAD_CLK),
32*4882a593Smuzhiyun 	MX6_PAD_EIM_OE__ECSPI2_MISO		| MUX_PAD_CTRL(ECSPI_PAD_MISO),
33*4882a593Smuzhiyun 	MX6_PAD_EIM_CS1__ECSPI2_MOSI		| MUX_PAD_CTRL(ECSPI_PAD_MOSI),
34*4882a593Smuzhiyun 	MX6_PAD_EIM_RW__ECSPI2_SS0		| MUX_PAD_CTRL(ECSPI_PAD_SS),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads1[] = {
38*4882a593Smuzhiyun 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
39*4882a593Smuzhiyun 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
40*4882a593Smuzhiyun 	MX6_PAD_RGMII_TXC__RGMII_TXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
41*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD0__RGMII_TD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
42*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD1__RGMII_TD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
43*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD2__RGMII_TD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
44*4882a593Smuzhiyun 	MX6_PAD_RGMII_TD3__RGMII_TD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
45*4882a593Smuzhiyun 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
46*4882a593Smuzhiyun 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
47*4882a593Smuzhiyun 	/* pin 35 - 1 (PHY_AD2) on reset */
48*4882a593Smuzhiyun 	MX6_PAD_RGMII_RXC__GPIO6_IO30		| MUX_PAD_CTRL(NO_PAD_CTRL),
49*4882a593Smuzhiyun 	/* pin 32 - 1 - (MODE0) all */
50*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD0__GPIO6_IO25		| MUX_PAD_CTRL(NO_PAD_CTRL),
51*4882a593Smuzhiyun 	/* pin 31 - 1 - (MODE1) all */
52*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD1__GPIO6_IO27		| MUX_PAD_CTRL(NO_PAD_CTRL),
53*4882a593Smuzhiyun 	/* pin 28 - 1 - (MODE2) all */
54*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD2__GPIO6_IO28		| MUX_PAD_CTRL(NO_PAD_CTRL),
55*4882a593Smuzhiyun 	/* pin 27 - 1 - (MODE3) all */
56*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD3__GPIO6_IO29		| MUX_PAD_CTRL(NO_PAD_CTRL),
57*4882a593Smuzhiyun 	/* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
58*4882a593Smuzhiyun 	MX6_PAD_RGMII_RX_CTL__GPIO6_IO24	| MUX_PAD_CTRL(NO_PAD_CTRL),
59*4882a593Smuzhiyun 	/* pin 42 PHY nRST */
60*4882a593Smuzhiyun 	MX6_PAD_EIM_D23__GPIO3_IO23		| MUX_PAD_CTRL(NO_PAD_CTRL),
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads2[] = {
64*4882a593Smuzhiyun 	MX6_PAD_RGMII_RXC__RGMII_RXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
65*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD0__RGMII_RD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
66*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD1__RGMII_RD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
67*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD2__RGMII_RD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
68*4882a593Smuzhiyun 	MX6_PAD_RGMII_RD3__RGMII_RD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
69*4882a593Smuzhiyun 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads[] = {
73*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
74*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun iomux_v3_cfg_t const uart2_pads[] = {
78*4882a593Smuzhiyun 	MX6_PAD_EIM_D26__UART2_TX_DATA   | MUX_PAD_CTRL(UART_PAD_CTRL),
79*4882a593Smuzhiyun 	MX6_PAD_EIM_D27__UART2_RX_DATA   | MUX_PAD_CTRL(UART_PAD_CTRL),
80*4882a593Smuzhiyun 	MX6_PAD_EIM_D28__UART2_DTE_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
81*4882a593Smuzhiyun 	MX6_PAD_EIM_D29__UART2_RTS_B     | MUX_PAD_CTRL(UART_PAD_CTRL),
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun iomux_v3_cfg_t const uart4_pads[] = {
85*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT12__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
86*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT13__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
87*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT16__UART4_RTS_B   | MUX_PAD_CTRL(UART_PAD_CTRL),
88*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT17__UART4_CTS_B   | MUX_PAD_CTRL(UART_PAD_CTRL),
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info0 = {
92*4882a593Smuzhiyun 	.scl = {
93*4882a593Smuzhiyun 		.i2c_mode  = MX6_PAD_CSI0_DAT9__I2C1_SCL	| PC_SCL,
94*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27	| PC_SCL,
95*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 27)
96*4882a593Smuzhiyun 	},
97*4882a593Smuzhiyun 	.sda = {
98*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA		| PC,
99*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26	| PC,
100*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 26)
101*4882a593Smuzhiyun 	 }
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info2 = {
105*4882a593Smuzhiyun 	.scl = {
106*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL		| PC_SCL,
107*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03		| PC_SCL,
108*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 3)
109*4882a593Smuzhiyun 	},
110*4882a593Smuzhiyun 	.sda = {
111*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA		| PC,
112*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11	| PC,
113*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(7, 11)
114*4882a593Smuzhiyun 	 }
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun  * This enet related pin-muxing and GPIO handling is done
119*4882a593Smuzhiyun  * in SPL U-Boot. For early initialization. And to give the
120*4882a593Smuzhiyun  * PHY some time to come out of reset before the U-Boot
121*4882a593Smuzhiyun  * ethernet driver tries to access its registers via MDIO.
122*4882a593Smuzhiyun  */
platinum_setup_enet(void)123*4882a593Smuzhiyun int platinum_setup_enet(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
126*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
127*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
128*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
129*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
130*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
131*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
132*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Need delay 10ms according to KSZ9021 spec */
135*4882a593Smuzhiyun 	mdelay(10);
136*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(3, 23), 1);
137*4882a593Smuzhiyun 	udelay(100);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
platinum_setup_i2c(void)144*4882a593Smuzhiyun int platinum_setup_i2c(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
147*4882a593Smuzhiyun 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
platinum_setup_spi(void)152*4882a593Smuzhiyun int platinum_setup_spi(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
155*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(ecspi2_pads, ARRAY_SIZE(ecspi2_pads));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
platinum_setup_uart(void)160*4882a593Smuzhiyun int platinum_setup_uart(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
163*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
164*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
platinum_phy_config(struct phy_device * phydev)169*4882a593Smuzhiyun int platinum_phy_config(struct phy_device *phydev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	/* min rx data delay */
172*4882a593Smuzhiyun 	ksz9021_phy_extended_write(phydev, MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW,
173*4882a593Smuzhiyun 				   0x0);
174*4882a593Smuzhiyun 	/* min tx data delay */
175*4882a593Smuzhiyun 	ksz9021_phy_extended_write(phydev, MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW,
176*4882a593Smuzhiyun 				   0x0);
177*4882a593Smuzhiyun 	/* max rx/tx clock delay, min rx/tx control */
178*4882a593Smuzhiyun 	ksz9021_phy_extended_write(phydev, MII_KSZ9021_EXT_RGMII_CLOCK_SKEW,
179*4882a593Smuzhiyun 				   0xf0f0);
180*4882a593Smuzhiyun 	if (phydev->drv->config)
181*4882a593Smuzhiyun 		phydev->drv->config(phydev);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
platinum_init_gpio(void)186*4882a593Smuzhiyun int platinum_init_gpio(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	/* Default GPIO's */
189*4882a593Smuzhiyun 	/* Toggle CONFIG_n to reset fpga on every boot */
190*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(5, 18), 0);
191*4882a593Smuzhiyun 	/* Need delay >=2uS */
192*4882a593Smuzhiyun 	udelay(3);
193*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(5, 18), 1);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Default pin 1,15 high - DLP_FLASH_WPZ */
196*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 15), 1);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
platinum_init_usb(void)201*4882a593Smuzhiyun int platinum_init_usb(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
platinum_init_finished(void)206*4882a593Smuzhiyun int platinum_init_finished(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210