1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014, Barco (www.barco.com)
3*4882a593Smuzhiyun * Copyright (C) 2014 Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/gpio.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/iomux.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
16*4882a593Smuzhiyun #include <i2c.h>
17*4882a593Smuzhiyun #include <miiphy.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "platinum.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GPIO_IP_NCONFIG IMX_GPIO_NR(5, 18)
22*4882a593Smuzhiyun #define GPIO_HK_NCONFIG IMX_GPIO_NR(7, 13)
23*4882a593Smuzhiyun #define GPIO_LS_NCONFIG IMX_GPIO_NR(5, 19)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define GPIO_I2C0_SEL0 IMX_GPIO_NR(5, 2)
26*4882a593Smuzhiyun #define GPIO_I2C0_SEL1 IMX_GPIO_NR(1, 11)
27*4882a593Smuzhiyun #define GPIO_I2C0_ENBN IMX_GPIO_NR(1, 13)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define GPIO_I2C2_SEL0 IMX_GPIO_NR(1, 17)
30*4882a593Smuzhiyun #define GPIO_I2C2_SEL1 IMX_GPIO_NR(1, 20)
31*4882a593Smuzhiyun #define GPIO_I2C2_ENBN IMX_GPIO_NR(1, 14)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define GPIO_USB_RESET IMX_GPIO_NR(1, 5)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi1_pads[] = {
36*4882a593Smuzhiyun MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(ECSPI1_PAD_CLK),
37*4882a593Smuzhiyun MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(ECSPI_PAD_MISO),
38*4882a593Smuzhiyun MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(ECSPI_PAD_MOSI),
39*4882a593Smuzhiyun MX6_PAD_CSI0_DAT7__ECSPI1_SS0 | MUX_PAD_CTRL(ECSPI_PAD_SS),
40*4882a593Smuzhiyun MX6_PAD_EIM_D24__ECSPI1_SS2 | MUX_PAD_CTRL(ECSPI_PAD_SS),
41*4882a593Smuzhiyun MX6_PAD_EIM_D25__ECSPI1_SS3 | MUX_PAD_CTRL(ECSPI_PAD_SS),
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi2_pads[] = {
45*4882a593Smuzhiyun MX6_PAD_EIM_CS0__ECSPI2_SCLK | MUX_PAD_CTRL(ECSPI2_PAD_CLK),
46*4882a593Smuzhiyun MX6_PAD_EIM_OE__ECSPI2_MISO | MUX_PAD_CTRL(ECSPI_PAD_MISO),
47*4882a593Smuzhiyun MX6_PAD_EIM_CS1__ECSPI2_MOSI | MUX_PAD_CTRL(ECSPI_PAD_MOSI),
48*4882a593Smuzhiyun MX6_PAD_EIM_RW__ECSPI2_SS0 | MUX_PAD_CTRL(ECSPI_PAD_SS),
49*4882a593Smuzhiyun MX6_PAD_EIM_LBA__ECSPI2_SS1 | MUX_PAD_CTRL(ECSPI_PAD_SS),
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
53*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
54*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
55*4882a593Smuzhiyun MX6_PAD_ENET_CRS_DV__ENET_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
56*4882a593Smuzhiyun MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
57*4882a593Smuzhiyun MX6_PAD_ENET_RX_ER__ENET_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
58*4882a593Smuzhiyun MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
59*4882a593Smuzhiyun MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
60*4882a593Smuzhiyun MX6_PAD_ENET_TX_EN__ENET_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
61*4882a593Smuzhiyun MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
62*4882a593Smuzhiyun MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* PHY nRESET */
66*4882a593Smuzhiyun iomux_v3_cfg_t const phy_reset_pad = {
67*4882a593Smuzhiyun MX6_PAD_SD1_DAT2__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads[] = {
71*4882a593Smuzhiyun MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
72*4882a593Smuzhiyun MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun iomux_v3_cfg_t const uart4_pads[] = {
76*4882a593Smuzhiyun MX6_PAD_CSI0_DAT12__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
77*4882a593Smuzhiyun MX6_PAD_CSI0_DAT13__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
78*4882a593Smuzhiyun MX6_PAD_CSI0_DAT16__UART4_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
79*4882a593Smuzhiyun MX6_PAD_CSI0_DAT17__UART4_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun iomux_v3_cfg_t const uart5_pads[] = {
83*4882a593Smuzhiyun MX6_PAD_CSI0_DAT14__UART5_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
84*4882a593Smuzhiyun MX6_PAD_CSI0_DAT15__UART5_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
85*4882a593Smuzhiyun MX6_PAD_CSI0_DAT18__UART5_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
86*4882a593Smuzhiyun MX6_PAD_CSI0_DAT19__UART5_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun iomux_v3_cfg_t const i2c0_mux_pads[] = {
90*4882a593Smuzhiyun MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
91*4882a593Smuzhiyun MX6_PAD_SD2_CMD__GPIO1_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__GPIO1_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun iomux_v3_cfg_t const i2c2_mux_pads[] = {
96*4882a593Smuzhiyun MX6_PAD_SD1_DAT1__GPIO1_IO17 | MUX_PAD_CTRL(NO_PAD_CTRL),
97*4882a593Smuzhiyun MX6_PAD_SD1_CLK__GPIO1_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
98*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__GPIO1_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info0 = {
102*4882a593Smuzhiyun .scl = {
103*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC_SCL,
104*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC_SCL,
105*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun .sda = {
108*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
109*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
110*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info2 = {
115*4882a593Smuzhiyun .scl = {
116*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC_SCL,
117*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | PC_SCL,
118*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3)
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun .sda = {
121*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | PC,
122*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | PC,
123*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 6)
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * This enet related pin-muxing and GPIO handling is done
129*4882a593Smuzhiyun * in SPL U-Boot. For early initialization. And to give the
130*4882a593Smuzhiyun * PHY some time to come out of reset before the U-Boot
131*4882a593Smuzhiyun * ethernet driver tries to access its registers via MDIO.
132*4882a593Smuzhiyun */
platinum_setup_enet(void)133*4882a593Smuzhiyun int platinum_setup_enet(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
136*4882a593Smuzhiyun unsigned phy_reset = IMX_GPIO_NR(1, 19);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* First configure PHY reset GPIO pin */
139*4882a593Smuzhiyun imx_iomux_v3_setup_pad(phy_reset_pad);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Reconfigure enet muxing while PHY is in reset */
142*4882a593Smuzhiyun gpio_direction_output(phy_reset, 0);
143*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
144*4882a593Smuzhiyun mdelay(10);
145*4882a593Smuzhiyun gpio_set_value(phy_reset, 1);
146*4882a593Smuzhiyun udelay(100);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* set GPIO_16 as ENET_REF_CLK_OUT */
149*4882a593Smuzhiyun setbits_le32(&iomux->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return enable_fec_anatop_clock(0, ENET_50MHZ);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
platinum_setup_i2c(void)154*4882a593Smuzhiyun int platinum_setup_i2c(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(i2c0_mux_pads,
157*4882a593Smuzhiyun ARRAY_SIZE(i2c0_mux_pads));
158*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(i2c2_mux_pads,
159*4882a593Smuzhiyun ARRAY_SIZE(i2c2_mux_pads));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mdelay(10);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Disable i2c mux 0 */
164*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C0_SEL0, 0);
165*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C0_SEL1, 0);
166*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C0_ENBN, 1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Disable i2c mux 1 */
169*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C2_SEL0, 0);
170*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C2_SEL1, 0);
171*4882a593Smuzhiyun gpio_direction_output(GPIO_I2C2_ENBN, 1);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun udelay(10);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
176*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Disable all leds */
179*4882a593Smuzhiyun i2c_set_bus_num(0);
180*4882a593Smuzhiyun i2c_reg_write(0x60, 0x05, 0x55);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
platinum_setup_spi(void)185*4882a593Smuzhiyun int platinum_setup_spi(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
188*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi2_pads, ARRAY_SIZE(ecspi2_pads));
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
platinum_setup_uart(void)193*4882a593Smuzhiyun int platinum_setup_uart(void)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
196*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
197*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
platinum_phy_config(struct phy_device * phydev)202*4882a593Smuzhiyun int platinum_phy_config(struct phy_device *phydev)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun /* Use generic infrastructure, no specific setup */
205*4882a593Smuzhiyun if (phydev->drv->config)
206*4882a593Smuzhiyun phydev->drv->config(phydev);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
platinum_init_gpio(void)211*4882a593Smuzhiyun int platinum_init_gpio(void)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun /* Reset FPGA's */
214*4882a593Smuzhiyun gpio_direction_output(GPIO_IP_NCONFIG, 0);
215*4882a593Smuzhiyun gpio_direction_output(GPIO_HK_NCONFIG, 0);
216*4882a593Smuzhiyun gpio_direction_output(GPIO_LS_NCONFIG, 0);
217*4882a593Smuzhiyun udelay(3);
218*4882a593Smuzhiyun gpio_set_value(GPIO_IP_NCONFIG, 1);
219*4882a593Smuzhiyun gpio_set_value(GPIO_HK_NCONFIG, 1);
220*4882a593Smuzhiyun gpio_set_value(GPIO_LS_NCONFIG, 1);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* no dmd configuration yet */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
platinum_init_usb(void)227*4882a593Smuzhiyun int platinum_init_usb(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun /* Reset usb hub */
230*4882a593Smuzhiyun gpio_direction_output(GPIO_USB_RESET, 0);
231*4882a593Smuzhiyun udelay(100);
232*4882a593Smuzhiyun gpio_set_value(GPIO_USB_RESET, 1);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
platinum_init_finished(void)237*4882a593Smuzhiyun int platinum_init_finished(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun /* Enable led 0 */
240*4882a593Smuzhiyun i2c_set_bus_num(0);
241*4882a593Smuzhiyun i2c_reg_write(0x60, 0x05, 0x54);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245