1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014, Barco (www.barco.com)
3*4882a593Smuzhiyun * Copyright (C) 2014 Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <mmc.h>
10*4882a593Smuzhiyun #include <fsl_esdhc.h>
11*4882a593Smuzhiyun #include <miiphy.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
16*4882a593Smuzhiyun #include <asm/arch/iomux.h>
17*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
18*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
19*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
20*4882a593Smuzhiyun #include <asm/gpio.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "platinum.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc3_pads[] = {
29*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
30*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
31*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
32*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
33*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
34*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
35*4882a593Smuzhiyun MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun iomux_v3_cfg_t nfc_pads[] = {
39*4882a593Smuzhiyun MX6_PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL),
40*4882a593Smuzhiyun MX6_PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL),
41*4882a593Smuzhiyun MX6_PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL),
42*4882a593Smuzhiyun MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL),
43*4882a593Smuzhiyun MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL),
44*4882a593Smuzhiyun MX6_PAD_NANDF_CS1__NAND_CE1_B | MUX_PAD_CTRL(NO_PAD_CTRL),
45*4882a593Smuzhiyun MX6_PAD_NANDF_CS2__NAND_CE2_B | MUX_PAD_CTRL(NO_PAD_CTRL),
46*4882a593Smuzhiyun MX6_PAD_NANDF_CS3__NAND_CE3_B | MUX_PAD_CTRL(NO_PAD_CTRL),
47*4882a593Smuzhiyun MX6_PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
48*4882a593Smuzhiyun MX6_PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
49*4882a593Smuzhiyun MX6_PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
50*4882a593Smuzhiyun MX6_PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
51*4882a593Smuzhiyun MX6_PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
52*4882a593Smuzhiyun MX6_PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
53*4882a593Smuzhiyun MX6_PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
54*4882a593Smuzhiyun MX6_PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
55*4882a593Smuzhiyun MX6_PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
56*4882a593Smuzhiyun MX6_PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
57*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__NAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL),
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[] = {
61*4882a593Smuzhiyun { USDHC3_BASE_ADDR },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
setup_gpmi_nand(void)64*4882a593Smuzhiyun void setup_gpmi_nand(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* config gpmi nand iomux */
69*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* config gpmi and bch clock to 100 MHz */
72*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->cs2cdr,
73*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
74*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
75*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
76*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
77*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
78*4882a593Smuzhiyun MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* enable gpmi and bch clock gating */
81*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR4,
82*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
83*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
84*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
85*4882a593Smuzhiyun MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
86*4882a593Smuzhiyun MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* enable apbh clock gating */
89*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
dram_init(void)92*4882a593Smuzhiyun int dram_init(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
board_ehci_hcd_init(int port)99*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)104*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (cfg->esdhc_base == usdhc_cfg[0].esdhc_base) {
109*4882a593Smuzhiyun unsigned sd3_cd = IMX_GPIO_NR(7, 0);
110*4882a593Smuzhiyun gpio_direction_input(sd3_cd);
111*4882a593Smuzhiyun return !gpio_get_value(sd3_cd);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)117*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
120*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
board_init_gpio(void)125*4882a593Smuzhiyun void board_init_gpio(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun platinum_init_gpio();
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
board_init_gpmi_nand(void)130*4882a593Smuzhiyun void board_init_gpmi_nand(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun setup_gpmi_nand();
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
board_init_i2c(void)135*4882a593Smuzhiyun void board_init_i2c(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun platinum_setup_i2c();
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
board_init_spi(void)140*4882a593Smuzhiyun void board_init_spi(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun platinum_setup_spi();
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
board_init_uart(void)145*4882a593Smuzhiyun void board_init_uart(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun platinum_setup_uart();
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
board_init_usb(void)150*4882a593Smuzhiyun void board_init_usb(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun platinum_init_usb();
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
board_init_finished(void)155*4882a593Smuzhiyun void board_init_finished(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun platinum_init_finished();
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)160*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun return platinum_phy_config(phydev);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
board_eth_init(bd_t * bis)165*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return cpu_eth_init(bis);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
board_early_init_f(void)170*4882a593Smuzhiyun int board_early_init_f(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun board_init_uart();
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
board_init(void)177*4882a593Smuzhiyun int board_init(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun /* address of boot parameters */
180*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun board_init_spi();
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun board_init_i2c();
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun board_init_gpmi_nand();
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun board_init_gpio();
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun board_init_usb();
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun board_init_finished();
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
checkboard(void)197*4882a593Smuzhiyun int checkboard(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun puts("Board: " CONFIG_PLATINUM_BOARD "\n");
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
204*4882a593Smuzhiyun /* NAND */
205*4882a593Smuzhiyun { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
206*4882a593Smuzhiyun /* 4 bit bus width */
207*4882a593Smuzhiyun { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) },
208*4882a593Smuzhiyun { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) },
209*4882a593Smuzhiyun { NULL, 0 },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
misc_init_r(void)212*4882a593Smuzhiyun int misc_init_r(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218