xref: /OK3568_Linux_fs/u-boot/board/bachmann/ot1200/ot1200_spl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015, Bachmann electronic GmbH
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Configure MX6Q/DUAL mmdc DDR io registers */
14*4882a593Smuzhiyun static struct mx6dq_iomux_ddr_regs ot1200_ddr_ioregs = {
15*4882a593Smuzhiyun 	/* SDCLK[0:1], CAS, RAS, Reset: Differential input, 48ohm */
16*4882a593Smuzhiyun 	.dram_sdclk_0   = 0x00000028,
17*4882a593Smuzhiyun 	.dram_sdclk_1   = 0x00000028,
18*4882a593Smuzhiyun 	.dram_cas       = 0x00000028,
19*4882a593Smuzhiyun 	.dram_ras       = 0x00000028,
20*4882a593Smuzhiyun 	.dram_reset     = 0x00000028,
21*4882a593Smuzhiyun 	/* SDCKE[0:1]: 100k pull-up */
22*4882a593Smuzhiyun 	.dram_sdcke0    = 0x00003000,
23*4882a593Smuzhiyun 	.dram_sdcke1    = 0x00003000,
24*4882a593Smuzhiyun 	/* SDBA2: pull-up disabled */
25*4882a593Smuzhiyun 	.dram_sdba2	    = 0x00000000,
26*4882a593Smuzhiyun 	/* SDODT[0:1]: 100k pull-up, 48 ohm */
27*4882a593Smuzhiyun 	.dram_sdodt0    = 0x00000028,
28*4882a593Smuzhiyun 	.dram_sdodt1    = 0x00000028,
29*4882a593Smuzhiyun 	/* SDQS[0:7]: Differential input, 48 ohm */
30*4882a593Smuzhiyun 	.dram_sdqs0     = 0x00000028,
31*4882a593Smuzhiyun 	.dram_sdqs1     = 0x00000028,
32*4882a593Smuzhiyun 	.dram_sdqs2     = 0x00000028,
33*4882a593Smuzhiyun 	.dram_sdqs3     = 0x00000028,
34*4882a593Smuzhiyun 	.dram_sdqs4     = 0x00000028,
35*4882a593Smuzhiyun 	.dram_sdqs5     = 0x00000028,
36*4882a593Smuzhiyun 	.dram_sdqs6     = 0x00000028,
37*4882a593Smuzhiyun 	.dram_sdqs7     = 0x00000028,
38*4882a593Smuzhiyun 	/* DQM[0:7]: Differential input, 48 ohm */
39*4882a593Smuzhiyun 	.dram_dqm0      = 0x00000028,
40*4882a593Smuzhiyun 	.dram_dqm1      = 0x00000028,
41*4882a593Smuzhiyun 	.dram_dqm2      = 0x00000028,
42*4882a593Smuzhiyun 	.dram_dqm3      = 0x00000028,
43*4882a593Smuzhiyun 	.dram_dqm4      = 0x00000028,
44*4882a593Smuzhiyun 	.dram_dqm5      = 0x00000028,
45*4882a593Smuzhiyun 	.dram_dqm6      = 0x00000028,
46*4882a593Smuzhiyun 	.dram_dqm7      = 0x00000028,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Configure MX6Q/DUAL mmdc GRP io registers */
50*4882a593Smuzhiyun static struct mx6dq_iomux_grp_regs ot1200_grp_ioregs = {
51*4882a593Smuzhiyun 	/* DDR3 */
52*4882a593Smuzhiyun 	.grp_ddr_type    = 0x000c0000,
53*4882a593Smuzhiyun 	.grp_ddrmode_ctl = 0x00020000,
54*4882a593Smuzhiyun 	/* Disable DDR pullups */
55*4882a593Smuzhiyun 	.grp_ddrpke      = 0x00000000,
56*4882a593Smuzhiyun 	/* ADDR[00:16], SDBA[0:1]: 48 ohm */
57*4882a593Smuzhiyun 	.grp_addds       = 0x00000028,
58*4882a593Smuzhiyun 	/* CS0/CS1/SDBA2/CKE0/CKE1/SDWE: 48 ohm */
59*4882a593Smuzhiyun 	.grp_ctlds       = 0x00000028,
60*4882a593Smuzhiyun 	/* DATA[00:63]: Differential input, 48 ohm */
61*4882a593Smuzhiyun 	.grp_ddrmode     = 0x00020000,
62*4882a593Smuzhiyun 	.grp_b0ds        = 0x00000028,
63*4882a593Smuzhiyun 	.grp_b1ds        = 0x00000028,
64*4882a593Smuzhiyun 	.grp_b2ds        = 0x00000028,
65*4882a593Smuzhiyun 	.grp_b3ds        = 0x00000028,
66*4882a593Smuzhiyun 	.grp_b4ds        = 0x00000028,
67*4882a593Smuzhiyun 	.grp_b5ds        = 0x00000028,
68*4882a593Smuzhiyun 	.grp_b6ds        = 0x00000028,
69*4882a593Smuzhiyun 	.grp_b7ds        = 0x00000028,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static struct mx6_ddr_sysinfo ot1200_ddr_sysinfo = {
73*4882a593Smuzhiyun 	/* Width of data bus: 0=16, 1=32, 2=64 */
74*4882a593Smuzhiyun 	.dsize      = 2,
75*4882a593Smuzhiyun 	/* config for full 4GB range so that get_mem_size() works */
76*4882a593Smuzhiyun 	.cs_density = 32, /* 32Gb per CS */
77*4882a593Smuzhiyun 	/* Single chip select */
78*4882a593Smuzhiyun 	.ncs        = 1,
79*4882a593Smuzhiyun 	.cs1_mirror = 0,	/* war 0 */
80*4882a593Smuzhiyun 	.rtt_wr     = 1,	/* DDR3_RTT_60_OHM - RTT_Wr = RZQ/4 */
81*4882a593Smuzhiyun 	.rtt_nom    = 1,	/* DDR3_RTT_60_OHM - RTT_Nom = RZQ/4 */
82*4882a593Smuzhiyun 	.walat      = 1,	/* Write additional latency */
83*4882a593Smuzhiyun 	.ralat      = 5,	/* Read additional latency */
84*4882a593Smuzhiyun 	.mif3_mode  = 3,	/* Command prediction working mode */
85*4882a593Smuzhiyun 	.bi_on      = 1,	/* Bank interleaving enabled */	/* war 1 */
86*4882a593Smuzhiyun 	.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
87*4882a593Smuzhiyun 	.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
88*4882a593Smuzhiyun 	.refsel = 1,		/* Refresh cycles at 32KHz */
89*4882a593Smuzhiyun 	.refr = 7,		/* 8 refresh commands per refresh cycle */
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* MT41K128M16JT-125 */
93*4882a593Smuzhiyun static struct mx6_ddr3_cfg micron_2gib_1600 = {
94*4882a593Smuzhiyun 	.mem_speed = 1600,
95*4882a593Smuzhiyun 	.density   = 2,
96*4882a593Smuzhiyun 	.width     = 16,
97*4882a593Smuzhiyun 	.banks     = 8,
98*4882a593Smuzhiyun 	.rowaddr   = 14,
99*4882a593Smuzhiyun 	.coladdr   = 10,
100*4882a593Smuzhiyun 	.pagesz    = 2,
101*4882a593Smuzhiyun 	.trcd      = 1375,
102*4882a593Smuzhiyun 	.trcmin    = 4875,
103*4882a593Smuzhiyun 	.trasmin   = 3500,
104*4882a593Smuzhiyun 	.SRT       = 1,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static struct mx6_mmdc_calibration micron_2gib_1600_mmdc_calib = {
108*4882a593Smuzhiyun 	/* write leveling calibration determine */
109*4882a593Smuzhiyun 	.p0_mpwldectrl0 = 0x00260025,
110*4882a593Smuzhiyun 	.p0_mpwldectrl1 = 0x00270021,
111*4882a593Smuzhiyun 	.p1_mpwldectrl0 = 0x00180034,
112*4882a593Smuzhiyun 	.p1_mpwldectrl1 = 0x00180024,
113*4882a593Smuzhiyun 	/* Read DQS Gating calibration */
114*4882a593Smuzhiyun 	.p0_mpdgctrl0   = 0x04380344,
115*4882a593Smuzhiyun 	.p0_mpdgctrl1   = 0x0330032C,
116*4882a593Smuzhiyun 	.p1_mpdgctrl0   = 0x0338033C,
117*4882a593Smuzhiyun 	.p1_mpdgctrl1   = 0x032C0300,
118*4882a593Smuzhiyun 	/* Read Calibration: DQS delay relative to DQ read access */
119*4882a593Smuzhiyun 	.p0_mprddlctl   = 0x3C2E3238,
120*4882a593Smuzhiyun 	.p1_mprddlctl   = 0x3A2E303C,
121*4882a593Smuzhiyun 	/* Write Calibration: DQ/DM delay relative to DQS write access */
122*4882a593Smuzhiyun 	.p0_mpwrdlctl   = 0x36384036,
123*4882a593Smuzhiyun 	.p1_mpwrdlctl   = 0x442E4438,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
ot1200_spl_dram_init(void)126*4882a593Smuzhiyun static void ot1200_spl_dram_init(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	mx6dq_dram_iocfg(64, &ot1200_ddr_ioregs, &ot1200_grp_ioregs);
129*4882a593Smuzhiyun 	mx6_dram_cfg(&ot1200_ddr_sysinfo, &micron_2gib_1600_mmdc_calib,
130*4882a593Smuzhiyun 		     &micron_2gib_1600);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * called from C runtime startup code (arch/arm/lib/crt0.S:_main)
135*4882a593Smuzhiyun  * - we have a stack and a place to store GD, both in SRAM
136*4882a593Smuzhiyun  * - no variable global data is available
137*4882a593Smuzhiyun  */
board_init_f(ulong dummy)138*4882a593Smuzhiyun void board_init_f(ulong dummy)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
141*4882a593Smuzhiyun 	arch_cpu_init();
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* iomux and setup of i2c */
144*4882a593Smuzhiyun 	board_early_init_f();
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* setup GP timer */
147*4882a593Smuzhiyun 	timer_init();
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
150*4882a593Smuzhiyun 	preloader_console_init();
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* configure MMDC for SDRAM width/size and per-model calibration */
153*4882a593Smuzhiyun 	ot1200_spl_dram_init();
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Clear the BSS. */
156*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* load/boot image from boot device */
159*4882a593Smuzhiyun 	board_init_r(NULL, 0);
160*4882a593Smuzhiyun }
161