xref: /OK3568_Linux_fs/u-boot/board/atmel/sama5d3xek/sama5d3xek.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012 - 2013 Atmel Corporation
3*4882a593Smuzhiyun  * Bo Shen <voice.shen@atmel.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/sama5d3_smc.h>
11*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
12*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
13*4882a593Smuzhiyun #include <asm/arch/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/clk.h>
15*4882a593Smuzhiyun #include <debug_uart.h>
16*4882a593Smuzhiyun #include <lcd.h>
17*4882a593Smuzhiyun #include <linux/ctype.h>
18*4882a593Smuzhiyun #include <atmel_hlcdc.h>
19*4882a593Smuzhiyun #include <phy.h>
20*4882a593Smuzhiyun #include <micrel.h>
21*4882a593Smuzhiyun #include <spl.h>
22*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
23*4882a593Smuzhiyun #include <asm/arch/at91_wdt.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Miscelaneous platform dependent initialisations
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
sama5d3xek_nand_hw_init(void)33*4882a593Smuzhiyun void sama5d3xek_nand_hw_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SMC);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
40*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
41*4882a593Smuzhiyun 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
42*4882a593Smuzhiyun 	       &smc->cs[3].setup);
43*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
44*4882a593Smuzhiyun 	       AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
45*4882a593Smuzhiyun 	       &smc->cs[3].pulse);
46*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
47*4882a593Smuzhiyun 	       &smc->cs[3].cycle);
48*4882a593Smuzhiyun 	writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
49*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TAR(3)  | AT91_SMC_TIMINGS_TRR(4)   |
50*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TWB(5)  | AT91_SMC_TIMINGS_RBNSEL(3)|
51*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
52*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
53*4882a593Smuzhiyun 	       AT91_SMC_MODE_EXNW_DISABLE |
54*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
55*4882a593Smuzhiyun 	       AT91_SMC_MODE_DBW_16 |
56*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
57*4882a593Smuzhiyun 	       AT91_SMC_MODE_DBW_8 |
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 	       AT91_SMC_MODE_TDF_CYCLE(3),
60*4882a593Smuzhiyun 	       &smc->cs[3].mode);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
sama5d3xek_nor_hw_init(void)65*4882a593Smuzhiyun static void sama5d3xek_nor_hw_init(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SMC);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Configure SMC CS0 for NOR flash */
72*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
73*4882a593Smuzhiyun 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
74*4882a593Smuzhiyun 	       &smc->cs[0].setup);
75*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(10) | AT91_SMC_PULSE_NCS_WR(11) |
76*4882a593Smuzhiyun 	       AT91_SMC_PULSE_NRD(10) | AT91_SMC_PULSE_NCS_RD(11),
77*4882a593Smuzhiyun 	       &smc->cs[0].pulse);
78*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(11) | AT91_SMC_CYCLE_NRD(14),
79*4882a593Smuzhiyun 	       &smc->cs[0].cycle);
80*4882a593Smuzhiyun 	writel(AT91_SMC_TIMINGS_TCLR(0) | AT91_SMC_TIMINGS_TADL(0)  |
81*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TAR(0)  | AT91_SMC_TIMINGS_TRR(0)   |
82*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TWB(0)  | AT91_SMC_TIMINGS_RBNSEL(0)|
83*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_NFSEL(0), &smc->cs[0].timings);
84*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
85*4882a593Smuzhiyun 	       AT91_SMC_MODE_EXNW_DISABLE |
86*4882a593Smuzhiyun 	       AT91_SMC_MODE_DBW_16 |
87*4882a593Smuzhiyun 	       AT91_SMC_MODE_TDF_CYCLE(1),
88*4882a593Smuzhiyun 	       &smc->cs[0].mode);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Address pin (A1 ~ A23) configuration */
91*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 1, 0);
92*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 2, 0);
93*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 3, 0);
94*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 4, 0);
95*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 5, 0);
96*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 6, 0);
97*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 7, 0);
98*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 8, 0);
99*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 9, 0);
100*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 10, 0);
101*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 11, 0);
102*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 12, 0);
103*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 13, 0);
104*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 14, 0);
105*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 15, 0);
106*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 16, 0);
107*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 17, 0);
108*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 18, 0);
109*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 19, 0);
110*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 20, 0);
111*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 21, 0);
112*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 22, 0);
113*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 23, 0);
114*4882a593Smuzhiyun 	/* CS0 pin configuration */
115*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTE, 26, 0);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
sama5d3xek_usb_hw_init(void)120*4882a593Smuzhiyun static void sama5d3xek_usb_hw_init(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTD, 25, 0);
123*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTD, 26, 0);
124*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTD, 27, 0);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
sama5d3xek_mci_hw_init(void)129*4882a593Smuzhiyun static void sama5d3xek_mci_hw_init(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTB, 10, 0);	/* MCI0 Power */
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_LCD
136*4882a593Smuzhiyun vidinfo_t panel_info = {
137*4882a593Smuzhiyun 	.vl_col = 800,
138*4882a593Smuzhiyun 	.vl_row = 480,
139*4882a593Smuzhiyun 	.vl_clk = 24000000,
140*4882a593Smuzhiyun 	.vl_bpix = LCD_BPP,
141*4882a593Smuzhiyun 	.vl_tft = 1,
142*4882a593Smuzhiyun 	.vl_hsync_len = 128,
143*4882a593Smuzhiyun 	.vl_left_margin = 64,
144*4882a593Smuzhiyun 	.vl_right_margin = 64,
145*4882a593Smuzhiyun 	.vl_vsync_len = 2,
146*4882a593Smuzhiyun 	.vl_upper_margin = 22,
147*4882a593Smuzhiyun 	.vl_lower_margin = 21,
148*4882a593Smuzhiyun 	.mmio = ATMEL_BASE_LCDC,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
lcd_enable(void)151*4882a593Smuzhiyun void lcd_enable(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
lcd_disable(void)155*4882a593Smuzhiyun void lcd_disable(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
sama5d3xek_lcd_hw_init(void)159*4882a593Smuzhiyun static void sama5d3xek_lcd_hw_init(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	gd->fb_base = CONFIG_SAMA5D3_LCD_BASE;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* The higher 8 bit of LCD is board related */
164*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 14, 0);	/* LCDD16 */
165*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 13, 0);	/* LCDD17 */
166*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 12, 0);	/* LCDD18 */
167*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 11, 0);	/* LCDD19 */
168*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 10, 0);	/* LCDD20 */
169*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTC, 15, 0);	/* LCDD21 */
170*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTE, 27, 0);	/* LCDD22 */
171*4882a593Smuzhiyun 	at91_pio3_set_c_periph(AT91_PIO_PORTE, 28, 0);	/* LCDD23 */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Configure lower 16 bit of LCD and enable clock */
174*4882a593Smuzhiyun 	at91_lcd_hw_init();
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
178*4882a593Smuzhiyun #include <nand.h>
179*4882a593Smuzhiyun #include <version.h>
180*4882a593Smuzhiyun 
lcd_show_board_info(void)181*4882a593Smuzhiyun void lcd_show_board_info(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	ulong dram_size;
184*4882a593Smuzhiyun 	uint64_t nand_size;
185*4882a593Smuzhiyun 	int i;
186*4882a593Smuzhiyun 	char temp[32];
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	lcd_printf("%s\n", U_BOOT_VERSION);
189*4882a593Smuzhiyun 	lcd_printf("(C) 2013 ATMEL Corp\n");
190*4882a593Smuzhiyun 	lcd_printf("at91@atmel.com\n");
191*4882a593Smuzhiyun 	lcd_printf("%s CPU at %s MHz\n", get_cpu_name(),
192*4882a593Smuzhiyun 		   strmhz(temp, get_cpu_clk_rate()));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	dram_size = 0;
195*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
196*4882a593Smuzhiyun 		dram_size += gd->bd->bi_dram[i].size;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	nand_size = 0;
199*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
200*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
201*4882a593Smuzhiyun 		nand_size += get_nand_dev_by_index(i)->size;
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 	lcd_printf("%ld MB SDRAM, %lld MB NAND\n",
204*4882a593Smuzhiyun 		   dram_size >> 20, nand_size >> 20);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
207*4882a593Smuzhiyun #endif /* CONFIG_LCD */
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)210*4882a593Smuzhiyun void board_debug_uart_init(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	at91_seriald_hw_init();
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)217*4882a593Smuzhiyun int board_early_init_f(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
220*4882a593Smuzhiyun 	debug_uart_init();
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun 
board_init(void)226*4882a593Smuzhiyun int board_init(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	/* adress of boot parameters */
229*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
232*4882a593Smuzhiyun 	sama5d3xek_nand_hw_init();
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
235*4882a593Smuzhiyun 	sama5d3xek_nor_hw_init();
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
238*4882a593Smuzhiyun 	sama5d3xek_usb_hw_init();
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
241*4882a593Smuzhiyun 	sama5d3xek_mci_hw_init();
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun #ifdef CONFIG_LCD
244*4882a593Smuzhiyun 	if (has_lcdc())
245*4882a593Smuzhiyun 		sama5d3xek_lcd_hw_init();
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
dram_init(void)250*4882a593Smuzhiyun int dram_init(void)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
253*4882a593Smuzhiyun 				    CONFIG_SYS_SDRAM_SIZE);
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)258*4882a593Smuzhiyun int board_late_init(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
261*4882a593Smuzhiyun 	const int MAX_STR_LEN = 32;
262*4882a593Smuzhiyun 	char name[MAX_STR_LEN], *p;
263*4882a593Smuzhiyun 	int i;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	strncpy(name, get_cpu_name(), MAX_STR_LEN);
266*4882a593Smuzhiyun 	for (i = 0, p = name; (*p) && (i < MAX_STR_LEN); p++, i++)
267*4882a593Smuzhiyun 		*p = tolower(*p);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	strcat(name, "ek.dtb");
270*4882a593Smuzhiyun 	env_set("dtb_name", name);
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* SPL */
277*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)278*4882a593Smuzhiyun void spl_board_init(void)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun #if CONFIG_SYS_USE_NANDFLASH
281*4882a593Smuzhiyun 	sama5d3xek_nand_hw_init();
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
ddr2_conf(struct atmel_mpddrc_config * ddr2)285*4882a593Smuzhiyun static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
290*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
291*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
292*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_ENRDM_ON |
293*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NB_8BANKS |
294*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NDQS_DISABLED |
295*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
296*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
297*4882a593Smuzhiyun 	/*
298*4882a593Smuzhiyun 	 * As the DDR2-SDRAm device requires a refresh time is 7.8125us
299*4882a593Smuzhiyun 	 * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
300*4882a593Smuzhiyun 	 */
301*4882a593Smuzhiyun 	ddr2->rtr = 0x411;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
304*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
305*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
306*4882a593Smuzhiyun 		      8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
307*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
308*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
309*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
310*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
313*4882a593Smuzhiyun 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
314*4882a593Smuzhiyun 		      28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
315*4882a593Smuzhiyun 		      26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
318*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
319*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
320*4882a593Smuzhiyun 		      7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
321*4882a593Smuzhiyun 		      8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
mem_init(void)324*4882a593Smuzhiyun void mem_init(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct atmel_mpddrc_config ddr2;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ddr2_conf(&ddr2);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Enable MPDDR clock */
331*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
332*4882a593Smuzhiyun 	at91_system_clk_enable(AT91_PMC_DDR);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* DDRAM2 Controller initialize */
335*4882a593Smuzhiyun 	ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
at91_pmc_init(void)338*4882a593Smuzhiyun void at91_pmc_init(void)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	u32 tmp;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	tmp = AT91_PMC_PLLAR_29 |
343*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
344*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_MUL(43) |
345*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_DIV(1);
346*4882a593Smuzhiyun 	at91_plla_init(tmp);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	tmp = AT91_PMC_MCKR_MDIV_4 |
351*4882a593Smuzhiyun 	      AT91_PMC_MCKR_CSS_PLLA;
352*4882a593Smuzhiyun 	at91_mck_init(tmp);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun #endif
355