1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Atmel Corporation
3*4882a593Smuzhiyun * Bo Shen <voice.shen@atmel.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/sama5d3_smc.h>
11*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
12*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
13*4882a593Smuzhiyun #include <asm/arch/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/clk.h>
15*4882a593Smuzhiyun #include <debug_uart.h>
16*4882a593Smuzhiyun #include <spl.h>
17*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
18*4882a593Smuzhiyun #include <asm/arch/at91_wdt.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
sama5d3_xplained_nand_hw_init(void)23*4882a593Smuzhiyun void sama5d3_xplained_nand_hw_init(void)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_SMC);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
30*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
31*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
32*4882a593Smuzhiyun &smc->cs[3].setup);
33*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
34*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
35*4882a593Smuzhiyun &smc->cs[3].pulse);
36*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
37*4882a593Smuzhiyun &smc->cs[3].cycle);
38*4882a593Smuzhiyun writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
39*4882a593Smuzhiyun AT91_SMC_TIMINGS_TAR(3) | AT91_SMC_TIMINGS_TRR(4) |
40*4882a593Smuzhiyun AT91_SMC_TIMINGS_TWB(5) | AT91_SMC_TIMINGS_RBNSEL(3)|
41*4882a593Smuzhiyun AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
42*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
43*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
44*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
45*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 |
46*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
47*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(3),
50*4882a593Smuzhiyun &smc->cs[3].mode);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
sama5d3_xplained_usb_hw_init(void)55*4882a593Smuzhiyun static void sama5d3_xplained_usb_hw_init(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTE, 3, 0);
58*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTE, 4, 0);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun #endif
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
sama5d3_xplained_mci0_hw_init(void)63*4882a593Smuzhiyun static void sama5d3_xplained_mci0_hw_init(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTE, 2, 0); /* MCI0 Power */
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)70*4882a593Smuzhiyun void board_debug_uart_init(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun at91_seriald_hw_init();
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)77*4882a593Smuzhiyun int board_early_init_f(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
80*4882a593Smuzhiyun debug_uart_init();
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun
board_init(void)86*4882a593Smuzhiyun int board_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun /* adress of boot parameters */
89*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
92*4882a593Smuzhiyun sama5d3_xplained_nand_hw_init();
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
95*4882a593Smuzhiyun sama5d3_xplained_usb_hw_init();
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
98*4882a593Smuzhiyun sama5d3_xplained_mci0_hw_init();
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
dram_init(void)103*4882a593Smuzhiyun int dram_init(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
106*4882a593Smuzhiyun CONFIG_SYS_SDRAM_SIZE);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* SPL */
112*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)113*4882a593Smuzhiyun void spl_board_init(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_MMC
116*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
117*4882a593Smuzhiyun sama5d3_xplained_mci0_hw_init();
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun #elif CONFIG_SYS_USE_NANDFLASH
120*4882a593Smuzhiyun sama5d3_xplained_nand_hw_init();
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
ddr2_conf(struct atmel_mpddrc_config * ddr2)124*4882a593Smuzhiyun static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
129*4882a593Smuzhiyun ATMEL_MPDDRC_CR_NR_ROW_14 |
130*4882a593Smuzhiyun ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
131*4882a593Smuzhiyun ATMEL_MPDDRC_CR_ENRDM_ON |
132*4882a593Smuzhiyun ATMEL_MPDDRC_CR_NB_8BANKS |
133*4882a593Smuzhiyun ATMEL_MPDDRC_CR_NDQS_DISABLED |
134*4882a593Smuzhiyun ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
135*4882a593Smuzhiyun ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * As the DDR2-SDRAm device requires a refresh time is 7.8125us
138*4882a593Smuzhiyun * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun ddr2->rtr = 0x411;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
143*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
144*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
145*4882a593Smuzhiyun 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
146*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
147*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
148*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
149*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
152*4882a593Smuzhiyun 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
153*4882a593Smuzhiyun 28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
154*4882a593Smuzhiyun 26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
157*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
158*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
159*4882a593Smuzhiyun 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
160*4882a593Smuzhiyun 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
mem_init(void)163*4882a593Smuzhiyun void mem_init(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct atmel_mpddrc_config ddr2;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ddr2_conf(&ddr2);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Enable MPDDR clock */
170*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_MPDDRC);
171*4882a593Smuzhiyun at91_system_clk_enable(AT91_PMC_DDR);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* DDRAM2 Controller initialize */
174*4882a593Smuzhiyun ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
at91_pmc_init(void)177*4882a593Smuzhiyun void at91_pmc_init(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 tmp;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun tmp = AT91_PMC_PLLAR_29 |
182*4882a593Smuzhiyun AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
183*4882a593Smuzhiyun AT91_PMC_PLLXR_MUL(43) |
184*4882a593Smuzhiyun AT91_PMC_PLLXR_DIV(1);
185*4882a593Smuzhiyun at91_plla_init(tmp);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun tmp = AT91_PMC_MCKR_MDIV_4 |
190*4882a593Smuzhiyun AT91_PMC_MCKR_CSS_PLLA;
191*4882a593Smuzhiyun at91_mck_init(tmp);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun #endif
194