xref: /OK3568_Linux_fs/u-boot/board/atmel/sama5d2_xplained/sama5d2_xplained.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Atmel Corporation
3*4882a593Smuzhiyun  *		      Wenyou.Yang <wenyou.yang@atmel.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <atmel_hlcdc.h>
10*4882a593Smuzhiyun #include <debug_uart.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <lcd.h>
14*4882a593Smuzhiyun #include <version.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
17*4882a593Smuzhiyun #include <asm/arch/atmel_pio4.h>
18*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
19*4882a593Smuzhiyun #include <asm/arch/atmel_sdhci.h>
20*4882a593Smuzhiyun #include <asm/arch/clk.h>
21*4882a593Smuzhiyun #include <asm/arch/gpio.h>
22*4882a593Smuzhiyun #include <asm/arch/sama5d2.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun 
board_usb_hw_init(void)26*4882a593Smuzhiyun static void board_usb_hw_init(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	atmel_pio4_set_pio_output(AT91_PIO_PORTB, 10, 1);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #ifdef CONFIG_LCD
32*4882a593Smuzhiyun vidinfo_t panel_info = {
33*4882a593Smuzhiyun 	.vl_col = 480,
34*4882a593Smuzhiyun 	.vl_row = 272,
35*4882a593Smuzhiyun 	.vl_clk = 9000000,
36*4882a593Smuzhiyun 	.vl_bpix = LCD_BPP,
37*4882a593Smuzhiyun 	.vl_tft = 1,
38*4882a593Smuzhiyun 	.vl_hsync_len = 41,
39*4882a593Smuzhiyun 	.vl_left_margin = 2,
40*4882a593Smuzhiyun 	.vl_right_margin = 2,
41*4882a593Smuzhiyun 	.vl_vsync_len = 11,
42*4882a593Smuzhiyun 	.vl_upper_margin = 2,
43*4882a593Smuzhiyun 	.vl_lower_margin = 2,
44*4882a593Smuzhiyun 	.mmio = ATMEL_BASE_LCDC,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* No power up/down pin for the LCD pannel */
lcd_enable(void)48*4882a593Smuzhiyun void lcd_enable(void)	{ /* Empty! */ }
lcd_disable(void)49*4882a593Smuzhiyun void lcd_disable(void)	{ /* Empty! */ }
50*4882a593Smuzhiyun 
has_lcdc(void)51*4882a593Smuzhiyun unsigned int has_lcdc(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	return 1;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
board_lcd_hw_init(void)56*4882a593Smuzhiyun static void board_lcd_hw_init(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 28, 0);	/* LCDPWM */
59*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 29, 0);	/* LCDDISP */
60*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 30, 0);	/* LCDVSYNC */
61*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 31, 0);	/* LCDHSYNC */
62*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTD,  0, 0);	/* LCDPCK */
63*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTD,  1, 0);	/* LCDDEN */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* LCDDAT0 */
66*4882a593Smuzhiyun 	/* LCDDAT1 */
67*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 10, 0);	/* LCDDAT2 */
68*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 11, 0);	/* LCDDAT3 */
69*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 12, 0);	/* LCDDAT4 */
70*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 13, 0);	/* LCDDAT5 */
71*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 14, 0);	/* LCDDAT6 */
72*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 15, 0);	/* LCDDAT7 */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* LCDDAT8 */
75*4882a593Smuzhiyun 	/* LCDDAT9 */
76*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 16, 0);	/* LCDDAT10 */
77*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 17, 0);	/* LCDDAT11 */
78*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 18, 0);	/* LCDDAT12 */
79*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 19, 0);	/* LCDDAT13 */
80*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 20, 0);	/* LCDDAT14 */
81*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 21, 0);	/* LCDDAT15 */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* LCDD16 */
84*4882a593Smuzhiyun 	/* LCDD17 */
85*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 22, 0);	/* LCDDAT18 */
86*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 23, 0);	/* LCDDAT19 */
87*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 24, 0);	/* LCDDAT20 */
88*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 25, 0);	/* LCDDAT21 */
89*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 26, 0);	/* LCDDAT22 */
90*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTC, 27, 0);	/* LCDDAT23 */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_LCDC);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)96*4882a593Smuzhiyun void lcd_show_board_info(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	ulong dram_size;
99*4882a593Smuzhiyun 	int i;
100*4882a593Smuzhiyun 	char temp[32];
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	lcd_printf("%s\n", U_BOOT_VERSION);
103*4882a593Smuzhiyun 	lcd_printf("2015 ATMEL Corp\n");
104*4882a593Smuzhiyun 	lcd_printf("%s CPU at %s MHz\n", get_cpu_name(),
105*4882a593Smuzhiyun 		   strmhz(temp, get_cpu_clk_rate()));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	dram_size = 0;
108*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
109*4882a593Smuzhiyun 		dram_size += gd->bd->bi_dram[i].size;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	lcd_printf("%ld MB SDRAM\n", dram_size >> 20);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
114*4882a593Smuzhiyun #endif /* CONFIG_LCD */
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_uart1_hw_init(void)117*4882a593Smuzhiyun static void board_uart1_hw_init(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTD, 2, 1);	/* URXD1 */
120*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTD, 3, 0);	/* UTXD1 */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_UART1);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
board_debug_uart_init(void)125*4882a593Smuzhiyun void board_debug_uart_init(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	board_uart1_hw_init();
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)132*4882a593Smuzhiyun int board_early_init_f(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
135*4882a593Smuzhiyun 	debug_uart_init();
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun 
board_init(void)142*4882a593Smuzhiyun int board_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	/* address of boot parameters */
145*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #ifdef CONFIG_LCD
148*4882a593Smuzhiyun 	board_lcd_hw_init();
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
151*4882a593Smuzhiyun 	board_usb_hw_init();
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
dram_init(void)157*4882a593Smuzhiyun int dram_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
160*4882a593Smuzhiyun 				    CONFIG_SYS_SDRAM_SIZE);
161*4882a593Smuzhiyun 	return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #ifdef CONFIG_CMD_I2C
set_ethaddr_from_eeprom(void)165*4882a593Smuzhiyun static int set_ethaddr_from_eeprom(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	const int ETH_ADDR_LEN = 6;
168*4882a593Smuzhiyun 	unsigned char ethaddr[ETH_ADDR_LEN];
169*4882a593Smuzhiyun 	const char *ETHADDR_NAME = "ethaddr";
170*4882a593Smuzhiyun 	struct udevice *bus, *dev;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (env_get(ETHADDR_NAME))
173*4882a593Smuzhiyun 		return 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (uclass_get_device_by_seq(UCLASS_I2C, 1, &bus)) {
176*4882a593Smuzhiyun 		printf("Cannot find I2C bus 1\n");
177*4882a593Smuzhiyun 		return -1;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (dm_i2c_probe(bus, AT24MAC_ADDR, 0, &dev)) {
181*4882a593Smuzhiyun 		printf("Failed to probe I2C chip\n");
182*4882a593Smuzhiyun 		return -1;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if (dm_i2c_read(dev, AT24MAC_REG, ethaddr, ETH_ADDR_LEN)) {
186*4882a593Smuzhiyun 		printf("Failed to read ethernet address from EEPROM\n");
187*4882a593Smuzhiyun 		return -1;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (!is_valid_ethaddr(ethaddr)) {
191*4882a593Smuzhiyun 		printf("The ethernet address read from EEPROM is not valid!\n");
192*4882a593Smuzhiyun 		return -1;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return eth_env_set_enetaddr(ETHADDR_NAME, ethaddr);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun #else
set_ethaddr_from_eeprom(void)198*4882a593Smuzhiyun static int set_ethaddr_from_eeprom(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)205*4882a593Smuzhiyun int misc_init_r(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	set_ethaddr_from_eeprom();
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* SPL */
214*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)215*4882a593Smuzhiyun void spl_board_init(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
ddrc_conf(struct atmel_mpddrc_config * ddrc)219*4882a593Smuzhiyun static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
224*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
225*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
226*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DIC_DS |
227*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DIS_DLL |
228*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NB_8BANKS |
229*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
230*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ddrc->rtr = 0x511;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	ddrc->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
235*4882a593Smuzhiyun 		      3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
236*4882a593Smuzhiyun 		      4 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
237*4882a593Smuzhiyun 		      9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
238*4882a593Smuzhiyun 		      3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
239*4882a593Smuzhiyun 		      4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
240*4882a593Smuzhiyun 		      4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
241*4882a593Smuzhiyun 		      4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ddrc->tpr1 = (27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET |
244*4882a593Smuzhiyun 		      29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
245*4882a593Smuzhiyun 		      0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
246*4882a593Smuzhiyun 		      3 << ATMEL_MPDDRC_TPR1_TXP_OFFSET);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	ddrc->tpr2 = (0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET |
249*4882a593Smuzhiyun 		      0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
250*4882a593Smuzhiyun 		      0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
251*4882a593Smuzhiyun 		      4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
252*4882a593Smuzhiyun 		      7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
mem_init(void)255*4882a593Smuzhiyun void mem_init(void)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
258*4882a593Smuzhiyun 	struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
259*4882a593Smuzhiyun 	struct atmel_mpddrc_config ddrc_config;
260*4882a593Smuzhiyun 	u32 reg;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	ddrc_conf(&ddrc_config);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
265*4882a593Smuzhiyun 	writel(AT91_PMC_DDR, &pmc->scer);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	reg = readl(&mpddrc->io_calibr);
268*4882a593Smuzhiyun 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
269*4882a593Smuzhiyun 	reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
270*4882a593Smuzhiyun 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
271*4882a593Smuzhiyun 	reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
272*4882a593Smuzhiyun 	writel(reg, &mpddrc->io_calibr);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE,
275*4882a593Smuzhiyun 	       &mpddrc->rd_data_path);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	writel(0x3, &mpddrc->cal_mr4);
280*4882a593Smuzhiyun 	writel(64, &mpddrc->tim_cal);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
at91_pmc_init(void)283*4882a593Smuzhiyun void at91_pmc_init(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
286*4882a593Smuzhiyun 	u32 tmp;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	tmp = AT91_PMC_PLLAR_29 |
289*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
290*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_MUL(82) |
291*4882a593Smuzhiyun 	      AT91_PMC_PLLXR_DIV(1);
292*4882a593Smuzhiyun 	at91_plla_init(tmp);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	writel(0x0 << 8, &pmc->pllicpr);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	tmp = AT91_PMC_MCKR_H32MXDIV |
297*4882a593Smuzhiyun 	      AT91_PMC_MCKR_PLLADIV_2 |
298*4882a593Smuzhiyun 	      AT91_PMC_MCKR_MDIV_3 |
299*4882a593Smuzhiyun 	      AT91_PMC_MCKR_CSS_PLLA;
300*4882a593Smuzhiyun 	at91_mck_init(tmp);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif
303