xref: /OK3568_Linux_fs/u-boot/board/atmel/sama5d2_ptc/sama5d2_ptc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Atmel
3*4882a593Smuzhiyun  *		      Wenyou.Yang <wenyou.yang@atmel.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <atmel_hlcdc.h>
10*4882a593Smuzhiyun #include <lcd.h>
11*4882a593Smuzhiyun #include <mmc.h>
12*4882a593Smuzhiyun #include <net.h>
13*4882a593Smuzhiyun #include <netdev.h>
14*4882a593Smuzhiyun #include <spi.h>
15*4882a593Smuzhiyun #include <version.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
18*4882a593Smuzhiyun #include <asm/arch/atmel_pio4.h>
19*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
20*4882a593Smuzhiyun #include <asm/arch/atmel_usba_udc.h>
21*4882a593Smuzhiyun #include <asm/arch/atmel_sdhci.h>
22*4882a593Smuzhiyun #include <asm/arch/clk.h>
23*4882a593Smuzhiyun #include <asm/arch/gpio.h>
24*4882a593Smuzhiyun #include <asm/arch/sama5_sfr.h>
25*4882a593Smuzhiyun #include <asm/arch/sama5d2.h>
26*4882a593Smuzhiyun #include <asm/arch/sama5d3_smc.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun 
spi_cs_is_valid(unsigned int bus,unsigned int cs)30*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	return bus == 0 && cs == 0;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
spi_cs_activate(struct spi_slave * slave)35*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 0);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
spi_cs_deactivate(struct spi_slave * slave)40*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
board_spi0_hw_init(void)45*4882a593Smuzhiyun static void board_spi0_hw_init(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTA, 14, 0);
48*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTA, 15, 0);
49*4882a593Smuzhiyun 	atmel_pio4_set_a_periph(AT91_PIO_PORTA, 16, 0);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	atmel_pio4_set_pio_output(AT91_PIO_PORTA, 17, 1);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_SPI0);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
board_nand_hw_init(void)56*4882a593Smuzhiyun static void board_nand_hw_init(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
59*4882a593Smuzhiyun 	struct atmel_sfr *sfr = (struct atmel_sfr *)ATMEL_BASE_SFR;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_HSMC);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	writel(AT91_SFR_EBICFG_DRIVE0_HIGH |
64*4882a593Smuzhiyun 	       AT91_SFR_EBICFG_PULL0_NONE |
65*4882a593Smuzhiyun 	       AT91_SFR_EBICFG_DRIVE1_HIGH |
66*4882a593Smuzhiyun 	       AT91_SFR_EBICFG_PULL1_NONE, &sfr->ebicfg);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND */
69*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
70*4882a593Smuzhiyun 	       AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
71*4882a593Smuzhiyun 	       &smc->cs[3].setup);
72*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
73*4882a593Smuzhiyun 	       AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
74*4882a593Smuzhiyun 	       &smc->cs[3].pulse);
75*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
76*4882a593Smuzhiyun 	       &smc->cs[3].cycle);
77*4882a593Smuzhiyun 	writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
78*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TAR(2)  | AT91_SMC_TIMINGS_TRR(3)   |
79*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_TWB(7)  | AT91_SMC_TIMINGS_RBNSEL(3) |
80*4882a593Smuzhiyun 	       AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
81*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
82*4882a593Smuzhiyun 	       AT91_SMC_MODE_EXNW_DISABLE |
83*4882a593Smuzhiyun 	       AT91_SMC_MODE_DBW_8 |
84*4882a593Smuzhiyun 	       AT91_SMC_MODE_TDF_CYCLE(3),
85*4882a593Smuzhiyun 	       &smc->cs[3].mode);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 0, 0);	/* D0 */
88*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 1, 0);	/* D1 */
89*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 2, 0);	/* D2 */
90*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 3, 0);	/* D3 */
91*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 4, 0);	/* D4 */
92*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 5, 0);	/* D5 */
93*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 6, 0);	/* D6 */
94*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 7, 0);	/* D7 */
95*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 12, 0);	/* RE */
96*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 8, 0);	/* WE */
97*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 9, 1);	/* NCS */
98*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 21, 1);	/* RDY */
99*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 10, 1);	/* ALE */
100*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTA, 11, 1);	/* CLE */
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
board_usb_hw_init(void)103*4882a593Smuzhiyun static void board_usb_hw_init(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	atmel_pio4_set_pio_output(AT91_PIO_PORTA, 28, 1);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
board_gmac_hw_init(void)108*4882a593Smuzhiyun static void board_gmac_hw_init(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 14, 0);	/* GTXCK */
111*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 15, 0);	/* GTXEN */
112*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 16, 0);	/* GRXDV */
113*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 17, 0);	/* GRXER */
114*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 18, 0);	/* GRX0 */
115*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 19, 0);	/* GRX1 */
116*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 20, 0);	/* GTX0 */
117*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 21, 0);	/* GTX1 */
118*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 22, 0);	/* GMDC */
119*4882a593Smuzhiyun 	atmel_pio4_set_f_periph(AT91_PIO_PORTB, 23, 0);	/* GMDIO */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_GMAC);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
board_uart0_hw_init(void)124*4882a593Smuzhiyun static void board_uart0_hw_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	atmel_pio4_set_c_periph(AT91_PIO_PORTB, 26, 1);	/* URXD0 */
127*4882a593Smuzhiyun 	atmel_pio4_set_c_periph(AT91_PIO_PORTB, 27, 0);	/* UTXD0 */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	at91_periph_clk_enable(CONFIG_USART_ID);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
board_early_init_f(void)132*4882a593Smuzhiyun int board_early_init_f(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOA);
135*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOB);
136*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOC);
137*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOD);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	board_uart0_hw_init();
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
board_init(void)144*4882a593Smuzhiyun int board_init(void)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	/* address of boot parameters */
147*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #ifdef CONFIG_ATMEL_SPI
150*4882a593Smuzhiyun 	board_spi0_hw_init();
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
153*4882a593Smuzhiyun 	board_nand_hw_init();
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun #ifdef CONFIG_MACB
156*4882a593Smuzhiyun 	board_gmac_hw_init();
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
159*4882a593Smuzhiyun 	board_usb_hw_init();
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_ATMEL_USBA
162*4882a593Smuzhiyun 	at91_udp_hw_init();
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
dram_init(void)168*4882a593Smuzhiyun int dram_init(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
171*4882a593Smuzhiyun 				    CONFIG_SYS_SDRAM_SIZE);
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)175*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	int rc = 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #ifdef CONFIG_MACB
180*4882a593Smuzhiyun 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_GMAC, 0x00);
181*4882a593Smuzhiyun 	if (rc)
182*4882a593Smuzhiyun 		printf("GMAC register failed\n");
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_ATMEL_USBA
186*4882a593Smuzhiyun 	usba_udc_probe(&pdata);
187*4882a593Smuzhiyun #ifdef CONFIG_USB_ETH_RNDIS
188*4882a593Smuzhiyun 	usb_eth_initialize(bis);
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return rc;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* SPL */
196*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)197*4882a593Smuzhiyun void spl_board_init(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_SERIALFLASH
200*4882a593Smuzhiyun 	board_spi0_hw_init();
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_NANDFLASH
204*4882a593Smuzhiyun 	board_nand_hw_init();
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
ddrc_conf(struct atmel_mpddrc_config * ddrc)208*4882a593Smuzhiyun static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
213*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
214*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
215*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DIC_DS |
216*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DIS_DLL |
217*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NB_8BANKS |
218*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
219*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	ddrc->rtr = 0x511;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	ddrc->tpr0 = ((6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET) |
224*4882a593Smuzhiyun 		      (3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET) |
225*4882a593Smuzhiyun 		      (4 << ATMEL_MPDDRC_TPR0_TWR_OFFSET) |
226*4882a593Smuzhiyun 		      (9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET) |
227*4882a593Smuzhiyun 		      (3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET) |
228*4882a593Smuzhiyun 		      (4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET) |
229*4882a593Smuzhiyun 		      (4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET) |
230*4882a593Smuzhiyun 		      (4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET));
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ddrc->tpr1 = ((27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET) |
233*4882a593Smuzhiyun 		      (29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET) |
234*4882a593Smuzhiyun 		      (0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET) |
235*4882a593Smuzhiyun 		      (3 << ATMEL_MPDDRC_TPR1_TXP_OFFSET));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	ddrc->tpr2 = ((0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET) |
238*4882a593Smuzhiyun 		      (0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET) |
239*4882a593Smuzhiyun 		      (0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET) |
240*4882a593Smuzhiyun 		      (4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET) |
241*4882a593Smuzhiyun 		      (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
mem_init(void)244*4882a593Smuzhiyun void mem_init(void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
247*4882a593Smuzhiyun 	struct atmel_mpddrc_config ddrc_config;
248*4882a593Smuzhiyun 	u32 reg;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	ddrc_conf(&ddrc_config);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
253*4882a593Smuzhiyun 	at91_system_clk_enable(AT91_PMC_DDR);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	reg = readl(&mpddrc->io_calibr);
256*4882a593Smuzhiyun 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
257*4882a593Smuzhiyun 	reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
258*4882a593Smuzhiyun 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
259*4882a593Smuzhiyun 	reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
260*4882a593Smuzhiyun 	writel(reg, &mpddrc->io_calibr);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE,
263*4882a593Smuzhiyun 	       &mpddrc->rd_data_path);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	writel(0x3, &mpddrc->cal_mr4);
268*4882a593Smuzhiyun 	writel(64, &mpddrc->tim_cal);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
at91_pmc_init(void)271*4882a593Smuzhiyun void at91_pmc_init(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	at91_plla_init(AT91_PMC_PLLAR_29 |
274*4882a593Smuzhiyun 		       AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
275*4882a593Smuzhiyun 		       AT91_PMC_PLLXR_MUL(82) |
276*4882a593Smuzhiyun 		       AT91_PMC_PLLXR_DIV(1));
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	at91_pllicpr_init(0);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	at91_mck_init(AT91_PMC_MCKR_H32MXDIV |
281*4882a593Smuzhiyun 		      AT91_PMC_MCKR_PLLADIV_2 |
282*4882a593Smuzhiyun 		      AT91_PMC_MCKR_MDIV_3 |
283*4882a593Smuzhiyun 		      AT91_PMC_MCKR_CSS_PLLA);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun #endif
286