1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Atmel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/at91sam9x5_matrix.h>
10*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
11*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
12*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
13*4882a593Smuzhiyun #include <asm/arch/clk.h>
14*4882a593Smuzhiyun #include <asm/arch/gpio.h>
15*4882a593Smuzhiyun #include <debug_uart.h>
16*4882a593Smuzhiyun #include <lcd.h>
17*4882a593Smuzhiyun #include <atmel_hlcdc.h>
18*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
19*4882a593Smuzhiyun #include <nand.h>
20*4882a593Smuzhiyun #include <version.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun #include <asm/mach-types.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * Miscelaneous platform dependent initialisations
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
at91sam9x5ek_nand_hw_init(void)31*4882a593Smuzhiyun static void at91sam9x5ek_nand_hw_init(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
34*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
35*4882a593Smuzhiyun unsigned long csa;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Enable CS3 */
38*4882a593Smuzhiyun csa = readl(&matrix->ebicsa);
39*4882a593Smuzhiyun csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
40*4882a593Smuzhiyun /* NAND flash on D16 */
41*4882a593Smuzhiyun csa |= AT91_MATRIX_NFD0_ON_D16;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Configure IO drive */
44*4882a593Smuzhiyun csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun writel(csa, &matrix->ebicsa);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
49*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
50*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51*4882a593Smuzhiyun &smc->cs[3].setup);
52*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
53*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
54*4882a593Smuzhiyun &smc->cs[3].pulse);
55*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
56*4882a593Smuzhiyun &smc->cs[3].cycle);
57*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
58*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
59*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
60*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 |
61*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
62*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(1),
65*4882a593Smuzhiyun &smc->cs[3].mode);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOCD);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Configure RDY/BSY */
70*4882a593Smuzhiyun at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
71*4882a593Smuzhiyun /* Enable NandFlash */
72*4882a593Smuzhiyun at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
75*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
76*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
77*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
78*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 6, 1);
79*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 7, 1);
80*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 8, 1);
81*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 9, 1);
82*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 10, 1);
83*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 11, 1);
84*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 12, 1);
85*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTD, 13, 1);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun #endif
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #ifdef CONFIG_LCD
90*4882a593Smuzhiyun vidinfo_t panel_info = {
91*4882a593Smuzhiyun .vl_col = 800,
92*4882a593Smuzhiyun .vl_row = 480,
93*4882a593Smuzhiyun .vl_clk = 24000000,
94*4882a593Smuzhiyun .vl_sync = LCDC_LCDCFG5_HSPOL | LCDC_LCDCFG5_VSPOL,
95*4882a593Smuzhiyun .vl_bpix = LCD_BPP,
96*4882a593Smuzhiyun .vl_tft = 1,
97*4882a593Smuzhiyun .vl_clk_pol = 1,
98*4882a593Smuzhiyun .vl_hsync_len = 128,
99*4882a593Smuzhiyun .vl_left_margin = 64,
100*4882a593Smuzhiyun .vl_right_margin = 64,
101*4882a593Smuzhiyun .vl_vsync_len = 2,
102*4882a593Smuzhiyun .vl_upper_margin = 22,
103*4882a593Smuzhiyun .vl_lower_margin = 21,
104*4882a593Smuzhiyun .mmio = ATMEL_BASE_LCDC,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
lcd_enable(void)107*4882a593Smuzhiyun void lcd_enable(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun if (has_lcdc())
110*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 1); /* power up */
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
lcd_disable(void)113*4882a593Smuzhiyun void lcd_disable(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun if (has_lcdc())
116*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 0); /* power down */
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
at91sam9x5ek_lcd_hw_init(void)119*4882a593Smuzhiyun static void at91sam9x5ek_lcd_hw_init(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun if (has_lcdc()) {
122*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDPWM */
123*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDVSYNC */
124*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 28, 0); /* LCDHSYNC */
125*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDDISP */
126*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 29, 0); /* LCDDEN */
127*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 30, 0); /* LCDPCK */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 0, 0); /* LCDD0 */
130*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDD1 */
131*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDD2 */
132*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDD3 */
133*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 4, 0); /* LCDD4 */
134*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* LCDD5 */
135*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD6 */
136*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD7 */
137*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD8 */
138*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD9 */
139*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD10 */
140*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD11 */
141*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* LCDD12 */
142*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* LCDD13 */
143*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD14 */
144*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD15 */
145*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD16 */
146*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 0); /* LCDD17 */
147*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD18 */
148*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD19 */
149*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 20, 0); /* LCDD20 */
150*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 21, 0); /* LCDD21 */
151*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD22 */
152*4882a593Smuzhiyun at91_pio3_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD23 */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_LCDC);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)159*4882a593Smuzhiyun void lcd_show_board_info(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun ulong dram_size, nand_size;
162*4882a593Smuzhiyun int i;
163*4882a593Smuzhiyun char temp[32];
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (has_lcdc()) {
166*4882a593Smuzhiyun lcd_printf("%s\n", U_BOOT_VERSION);
167*4882a593Smuzhiyun lcd_printf("(C) 2012 ATMEL Corp\n");
168*4882a593Smuzhiyun lcd_printf("at91support@atmel.com\n");
169*4882a593Smuzhiyun lcd_printf("%s CPU at %s MHz\n",
170*4882a593Smuzhiyun get_cpu_name(),
171*4882a593Smuzhiyun strmhz(temp, get_cpu_clk_rate()));
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun dram_size = 0;
174*4882a593Smuzhiyun for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
175*4882a593Smuzhiyun dram_size += gd->bd->bi_dram[i].size;
176*4882a593Smuzhiyun nand_size = 0;
177*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
178*4882a593Smuzhiyun nand_size += get_nand_dev_by_index(i)->size;
179*4882a593Smuzhiyun lcd_printf(" %ld MB SDRAM, %ld MB NAND\n",
180*4882a593Smuzhiyun dram_size >> 20,
181*4882a593Smuzhiyun nand_size >> 20);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
185*4882a593Smuzhiyun #endif /* CONFIG_LCD */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)188*4882a593Smuzhiyun void board_debug_uart_init(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun at91_seriald_hw_init();
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)195*4882a593Smuzhiyun int board_early_init_f(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
198*4882a593Smuzhiyun debug_uart_init();
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun
board_init(void)204*4882a593Smuzhiyun int board_init(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun /* arch number of AT91SAM9X5EK-Board */
207*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* adress of boot parameters */
210*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
213*4882a593Smuzhiyun at91sam9x5ek_nand_hw_init();
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
217*4882a593Smuzhiyun at91_uhp_hw_init();
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun #ifdef CONFIG_LCD
220*4882a593Smuzhiyun at91sam9x5ek_lcd_hw_init();
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
dram_init(void)225*4882a593Smuzhiyun int dram_init(void)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *) CONFIG_SYS_SDRAM_BASE,
228*4882a593Smuzhiyun CONFIG_SYS_SDRAM_SIZE);
229*4882a593Smuzhiyun return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
233*4882a593Smuzhiyun #include <spl.h>
234*4882a593Smuzhiyun #include <nand.h>
235*4882a593Smuzhiyun
at91_spl_board_init(void)236*4882a593Smuzhiyun void at91_spl_board_init(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_MMC
239*4882a593Smuzhiyun at91_mci_hw_init();
240*4882a593Smuzhiyun #elif CONFIG_SYS_USE_NANDFLASH
241*4882a593Smuzhiyun at91sam9x5ek_nand_hw_init();
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)246*4882a593Smuzhiyun static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
251*4882a593Smuzhiyun ATMEL_MPDDRC_CR_NR_ROW_13 |
252*4882a593Smuzhiyun ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
253*4882a593Smuzhiyun ATMEL_MPDDRC_CR_NB_8BANKS |
254*4882a593Smuzhiyun ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun ddr2->rtr = 0x411;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
259*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
260*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
261*4882a593Smuzhiyun 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
262*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
263*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
264*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
265*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
268*4882a593Smuzhiyun 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
269*4882a593Smuzhiyun 19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
270*4882a593Smuzhiyun 18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
273*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
274*4882a593Smuzhiyun 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
275*4882a593Smuzhiyun 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
276*4882a593Smuzhiyun 2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
mem_init(void)279*4882a593Smuzhiyun void mem_init(void)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
282*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
283*4882a593Smuzhiyun struct atmel_mpddrc_config ddr2;
284*4882a593Smuzhiyun unsigned long csa;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ddr2_conf(&ddr2);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* enable DDR2 clock */
289*4882a593Smuzhiyun writel(AT91_PMC_DDR, &pmc->scer);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* Chip select 1 is for DDR2/SDRAM */
292*4882a593Smuzhiyun csa = readl(&matrix->ebicsa);
293*4882a593Smuzhiyun csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
294*4882a593Smuzhiyun csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
295*4882a593Smuzhiyun csa |= AT91_MATRIX_EBI_DBPD_OFF;
296*4882a593Smuzhiyun csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
297*4882a593Smuzhiyun writel(csa, &matrix->ebicsa);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* DDRAM2 Controller initialize */
300*4882a593Smuzhiyun ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #endif
303