xref: /OK3568_Linux_fs/u-boot/board/atmel/at91sam9n12ek/at91sam9n12ek.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2013 Atmel Corporation
3*4882a593Smuzhiyun  * Josh Wu <josh.wu@atmel.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/at91sam9x5_matrix.h>
11*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
12*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
13*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
14*4882a593Smuzhiyun #include <asm/arch/at91_pio.h>
15*4882a593Smuzhiyun #include <asm/arch/clk.h>
16*4882a593Smuzhiyun #include <debug_uart.h>
17*4882a593Smuzhiyun #include <lcd.h>
18*4882a593Smuzhiyun #include <atmel_hlcdc.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
22*4882a593Smuzhiyun #include <nand.h>
23*4882a593Smuzhiyun #include <version.h>
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Miscelaneous platform dependent initialisations
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
at91sam9n12ek_nand_hw_init(void)33*4882a593Smuzhiyun static void at91sam9n12ek_nand_hw_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
36*4882a593Smuzhiyun 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
37*4882a593Smuzhiyun 	unsigned long csa;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* Assign CS3 to NAND/SmartMedia Interface */
40*4882a593Smuzhiyun 	csa = readl(&matrix->ebicsa);
41*4882a593Smuzhiyun 	csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
42*4882a593Smuzhiyun 	/* Configure databus */
43*4882a593Smuzhiyun 	csa &= ~AT91_MATRIX_NFD0_ON_D16; /* nandflash connect to D0~D15 */
44*4882a593Smuzhiyun 	/* Configure IO drive */
45*4882a593Smuzhiyun 	csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	writel(csa, &matrix->ebicsa);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
50*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
51*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
52*4882a593Smuzhiyun 		&smc->cs[3].setup);
53*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
54*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
55*4882a593Smuzhiyun 		&smc->cs[3].pulse);
56*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(7),
57*4882a593Smuzhiyun 		&smc->cs[3].cycle);
58*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
59*4882a593Smuzhiyun 		AT91_SMC_MODE_EXNW_DISABLE |
60*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
61*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_16 |
62*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
63*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_8 |
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF_CYCLE(1),
66*4882a593Smuzhiyun 		&smc->cs[3].mode);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* Configure RDY/BSY pin */
69*4882a593Smuzhiyun 	at91_set_pio_input(AT91_PIO_PORTD, 5, 1);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Configure ENABLE pin for NandFlash */
72*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTD, 4, 1);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1);    /* NAND OE */
75*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1);    /* NAND WE */
76*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1);    /* ALE */
77*4882a593Smuzhiyun 	at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1);    /* CLE */
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #ifdef CONFIG_LCD
82*4882a593Smuzhiyun vidinfo_t panel_info = {
83*4882a593Smuzhiyun 	.vl_col = 480,
84*4882a593Smuzhiyun 	.vl_row = 272,
85*4882a593Smuzhiyun 	.vl_clk = 9000000,
86*4882a593Smuzhiyun 	.vl_bpix = LCD_BPP,
87*4882a593Smuzhiyun 	.vl_sync = 0,
88*4882a593Smuzhiyun 	.vl_tft = 1,
89*4882a593Smuzhiyun 	.vl_hsync_len = 5,
90*4882a593Smuzhiyun 	.vl_left_margin = 8,
91*4882a593Smuzhiyun 	.vl_right_margin = 43,
92*4882a593Smuzhiyun 	.vl_vsync_len = 10,
93*4882a593Smuzhiyun 	.vl_upper_margin = 4,
94*4882a593Smuzhiyun 	.vl_lower_margin = 12,
95*4882a593Smuzhiyun 	.mmio = ATMEL_BASE_LCDC,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
lcd_enable(void)98*4882a593Smuzhiyun void lcd_enable(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTC, 25, 0);	/* power up */
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
lcd_disable(void)103*4882a593Smuzhiyun void lcd_disable(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTC, 25, 1);	/* power down */
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
lcd_show_board_info(void)109*4882a593Smuzhiyun void lcd_show_board_info(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	ulong dram_size, nand_size;
112*4882a593Smuzhiyun 	int i;
113*4882a593Smuzhiyun 	char temp[32];
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	lcd_printf("%s\n", U_BOOT_VERSION);
116*4882a593Smuzhiyun 	lcd_printf("ATMEL Corp\n");
117*4882a593Smuzhiyun 	lcd_printf("at91@atmel.com\n");
118*4882a593Smuzhiyun 	lcd_printf("%s CPU at %s MHz\n",
119*4882a593Smuzhiyun 		ATMEL_CPU_NAME,
120*4882a593Smuzhiyun 		strmhz(temp, get_cpu_clk_rate()));
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	dram_size = 0;
123*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
124*4882a593Smuzhiyun 		dram_size += gd->bd->bi_dram[i].size;
125*4882a593Smuzhiyun 	nand_size = 0;
126*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
127*4882a593Smuzhiyun 		nand_size += get_nand_dev_by_index(i)->size;
128*4882a593Smuzhiyun 	lcd_printf("  %ld MB SDRAM, %ld MB NAND\n",
129*4882a593Smuzhiyun 		dram_size >> 20,
130*4882a593Smuzhiyun 		nand_size >> 20);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
133*4882a593Smuzhiyun #endif /* CONFIG_LCD */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_KS8851_MLL
at91sam9n12ek_ks8851_hw_init(void)136*4882a593Smuzhiyun void at91sam9n12ek_ks8851_hw_init(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
141*4882a593Smuzhiyun 	       AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
142*4882a593Smuzhiyun 	       &smc->cs[2].setup);
143*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(7) | AT91_SMC_PULSE_NCS_WR(7) |
144*4882a593Smuzhiyun 	       AT91_SMC_PULSE_NRD(7) | AT91_SMC_PULSE_NCS_RD(7),
145*4882a593Smuzhiyun 	       &smc->cs[2].pulse);
146*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(9) | AT91_SMC_CYCLE_NRD(9),
147*4882a593Smuzhiyun 	       &smc->cs[2].cycle);
148*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
149*4882a593Smuzhiyun 	       AT91_SMC_MODE_EXNW_DISABLE |
150*4882a593Smuzhiyun 	       AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
151*4882a593Smuzhiyun 	       AT91_SMC_MODE_TDF_CYCLE(1),
152*4882a593Smuzhiyun 	       &smc->cs[2].mode);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* Configure NCS2 PIN */
155*4882a593Smuzhiyun 	at91_pio3_set_b_periph(AT91_PIO_PORTD, 19, 0);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #ifdef CONFIG_USB_ATMEL
at91sam9n12ek_usb_hw_init(void)160*4882a593Smuzhiyun void at91sam9n12ek_usb_hw_init(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	at91_set_pio_output(AT91_PIO_PORTB, 7, 0);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun #endif
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)167*4882a593Smuzhiyun void board_debug_uart_init(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	at91_seriald_hw_init();
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)174*4882a593Smuzhiyun int board_early_init_f(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
177*4882a593Smuzhiyun 	debug_uart_init();
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun 
board_init(void)183*4882a593Smuzhiyun int board_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	/* adress of boot parameters */
186*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #ifdef CONFIG_NAND_ATMEL
189*4882a593Smuzhiyun 	at91sam9n12ek_nand_hw_init();
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #ifdef CONFIG_LCD
193*4882a593Smuzhiyun 	at91_lcd_hw_init();
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #ifdef CONFIG_KS8851_MLL
197*4882a593Smuzhiyun 	at91sam9n12ek_ks8851_hw_init();
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #ifdef CONFIG_USB_ATMEL
201*4882a593Smuzhiyun 	at91sam9n12ek_usb_hw_init();
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #ifdef CONFIG_KS8851_MLL
board_eth_init(bd_t * bis)208*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	return ks8851_mll_initialize(0, CONFIG_KS8851_MLL_BASEADDR);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun 
dram_init(void)214*4882a593Smuzhiyun int dram_init(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
217*4882a593Smuzhiyun 					CONFIG_SYS_SDRAM_SIZE);
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
222*4882a593Smuzhiyun #include <spl.h>
223*4882a593Smuzhiyun #include <nand.h>
224*4882a593Smuzhiyun 
at91_spl_board_init(void)225*4882a593Smuzhiyun void at91_spl_board_init(void)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun #ifdef CONFIG_SYS_USE_MMC
228*4882a593Smuzhiyun 	at91_mci_hw_init();
229*4882a593Smuzhiyun #elif CONFIG_SYS_USE_NANDFLASH
230*4882a593Smuzhiyun 	at91sam9n12ek_nand_hw_init();
231*4882a593Smuzhiyun #elif CONFIG_SYS_USE_SPIFLASH
232*4882a593Smuzhiyun 	at91_spi0_hw_init(1 << 4);
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)237*4882a593Smuzhiyun static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
242*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NR_ROW_13 |
243*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
244*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_NB_8BANKS |
245*4882a593Smuzhiyun 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ddr2->rtr = 0x411;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
250*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
251*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
252*4882a593Smuzhiyun 		      8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
253*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
254*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
255*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
256*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
259*4882a593Smuzhiyun 		      200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
260*4882a593Smuzhiyun 		      19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
261*4882a593Smuzhiyun 		      18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ddr2->tpr2 = (2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
264*4882a593Smuzhiyun 		      3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
265*4882a593Smuzhiyun 		      7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
266*4882a593Smuzhiyun 		      2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
mem_init(void)269*4882a593Smuzhiyun void mem_init(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
272*4882a593Smuzhiyun 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
273*4882a593Smuzhiyun 	struct atmel_mpddrc_config ddr2;
274*4882a593Smuzhiyun 	unsigned long csa;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ddr2_conf(&ddr2);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* enable DDR2 clock */
279*4882a593Smuzhiyun 	writel(AT91_PMC_DDR, &pmc->scer);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Chip select 1 is for DDR2/SDRAM */
282*4882a593Smuzhiyun 	csa = readl(&matrix->ebicsa);
283*4882a593Smuzhiyun 	csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
284*4882a593Smuzhiyun 	csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
285*4882a593Smuzhiyun 	csa |= AT91_MATRIX_EBI_DBPD_OFF;
286*4882a593Smuzhiyun 	csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
287*4882a593Smuzhiyun 	writel(csa, &matrix->ebicsa);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* DDRAM2 Controller initialize */
290*4882a593Smuzhiyun 	ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293