1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2008
3*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <debug_uart.h>
11*4882a593Smuzhiyun #include <linux/sizes.h>
12*4882a593Smuzhiyun #include <asm/arch/at91sam9263.h>
13*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
14*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
15*4882a593Smuzhiyun #include <asm/arch/at91_matrix.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_pio.h>
17*4882a593Smuzhiyun #include <asm/arch/clk.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/hardware.h>
21*4882a593Smuzhiyun #include <lcd.h>
22*4882a593Smuzhiyun #include <atmel_lcdc.h>
23*4882a593Smuzhiyun #include <asm/mach-types.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * Miscelaneous platform dependent initialisations
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
at91sam9263ek_nand_hw_init(void)33*4882a593Smuzhiyun static void at91sam9263ek_nand_hw_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun unsigned long csa;
36*4882a593Smuzhiyun at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
37*4882a593Smuzhiyun at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Enable CS3 */
40*4882a593Smuzhiyun csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
41*4882a593Smuzhiyun writel(csa, &matrix->csa[0]);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Enable CS3 */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
46*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
47*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
48*4882a593Smuzhiyun &smc->cs[3].setup);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
51*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
52*4882a593Smuzhiyun &smc->cs[3].pulse);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
55*4882a593Smuzhiyun &smc->cs[3].cycle);
56*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
57*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
58*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
59*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 |
60*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
61*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(2),
64*4882a593Smuzhiyun &smc->cs[3].mode);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOA);
67*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOCDE);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Configure RDY/BSY */
70*4882a593Smuzhiyun at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Enable NandFlash */
73*4882a593Smuzhiyun at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_LCD
78*4882a593Smuzhiyun vidinfo_t panel_info = {
79*4882a593Smuzhiyun .vl_col = 240,
80*4882a593Smuzhiyun .vl_row = 320,
81*4882a593Smuzhiyun .vl_clk = 4965000,
82*4882a593Smuzhiyun .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
83*4882a593Smuzhiyun ATMEL_LCDC_INVFRAME_INVERTED,
84*4882a593Smuzhiyun .vl_bpix = 3,
85*4882a593Smuzhiyun .vl_tft = 1,
86*4882a593Smuzhiyun .vl_hsync_len = 5,
87*4882a593Smuzhiyun .vl_left_margin = 1,
88*4882a593Smuzhiyun .vl_right_margin = 33,
89*4882a593Smuzhiyun .vl_vsync_len = 1,
90*4882a593Smuzhiyun .vl_upper_margin = 1,
91*4882a593Smuzhiyun .vl_lower_margin = 0,
92*4882a593Smuzhiyun .mmio = ATMEL_BASE_LCDC,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
lcd_enable(void)95*4882a593Smuzhiyun void lcd_enable(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTA, 30, 1); /* power up */
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
lcd_disable(void)100*4882a593Smuzhiyun void lcd_disable(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTA, 30, 0); /* power down */
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
at91sam9263ek_lcd_hw_init(void)105*4882a593Smuzhiyun static void at91sam9263ek_lcd_hw_init(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDHSYNC */
108*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDDOTCK */
109*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDDEN */
110*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTB, 9, 0); /* LCDCC */
111*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD2 */
112*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD3 */
113*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD4 */
114*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD5 */
115*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD6 */
116*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD7 */
117*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD10 */
118*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD11 */
119*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD12 */
120*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTC, 12, 0); /* LCDD13 */
121*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD14 */
122*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD15 */
123*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD18 */
124*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD19 */
125*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDD20 */
126*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTC, 17, 0); /* LCDD21 */
127*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDD22 */
128*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDD23 */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_LCDC);
131*4882a593Smuzhiyun gd->fb_base = ATMEL_BASE_SRAM0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
135*4882a593Smuzhiyun #include <nand.h>
136*4882a593Smuzhiyun #include <version.h>
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
139*4882a593Smuzhiyun extern flash_info_t flash_info[];
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun
lcd_show_board_info(void)142*4882a593Smuzhiyun void lcd_show_board_info(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun ulong dram_size, nand_size;
145*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
146*4882a593Smuzhiyun ulong flash_size;
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun int i;
149*4882a593Smuzhiyun char temp[32];
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun lcd_printf ("%s\n", U_BOOT_VERSION);
152*4882a593Smuzhiyun lcd_printf ("(C) 2008 ATMEL Corp\n");
153*4882a593Smuzhiyun lcd_printf ("at91support@atmel.com\n");
154*4882a593Smuzhiyun lcd_printf ("%s CPU at %s MHz\n",
155*4882a593Smuzhiyun ATMEL_CPU_NAME,
156*4882a593Smuzhiyun strmhz(temp, get_cpu_clk_rate()));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dram_size = 0;
159*4882a593Smuzhiyun for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
160*4882a593Smuzhiyun dram_size += gd->bd->bi_dram[i].size;
161*4882a593Smuzhiyun nand_size = 0;
162*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
163*4882a593Smuzhiyun nand_size += get_nand_dev_by_index(i)->size;
164*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
165*4882a593Smuzhiyun flash_size = 0;
166*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
167*4882a593Smuzhiyun flash_size += flash_info[i].size;
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun lcd_printf (" %ld MB SDRAM, %ld MB NAND",
170*4882a593Smuzhiyun dram_size >> 20,
171*4882a593Smuzhiyun nand_size >> 20 );
172*4882a593Smuzhiyun #ifdef CONFIG_MTD_NOR_FLASH
173*4882a593Smuzhiyun lcd_printf (",\n %ld MB NOR",
174*4882a593Smuzhiyun flash_size >> 20);
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun lcd_puts ("\n");
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)182*4882a593Smuzhiyun void board_debug_uart_init(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun at91_seriald_hw_init();
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)189*4882a593Smuzhiyun int board_early_init_f(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
192*4882a593Smuzhiyun debug_uart_init();
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
board_init(void)198*4882a593Smuzhiyun int board_init(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun /* arch number of AT91SAM9263EK-Board */
201*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
202*4882a593Smuzhiyun /* adress of boot parameters */
203*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
206*4882a593Smuzhiyun at91sam9263ek_nand_hw_init();
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun #ifdef CONFIG_USB_OHCI_NEW
209*4882a593Smuzhiyun at91_uhp_hw_init();
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun #ifdef CONFIG_LCD
212*4882a593Smuzhiyun at91sam9263ek_lcd_hw_init();
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
dram_init(void)217*4882a593Smuzhiyun int dram_init(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
220*4882a593Smuzhiyun CONFIG_SYS_SDRAM_SIZE);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #ifdef CONFIG_RESET_PHY_R
reset_phy(void)226*4882a593Smuzhiyun void reset_phy(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun #endif
230