1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2008
3*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <debug_uart.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/at91sam9261.h>
13*4882a593Smuzhiyun #include <asm/arch/at91sam9261_matrix.h>
14*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
15*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
17*4882a593Smuzhiyun #include <asm/arch/clk.h>
18*4882a593Smuzhiyun #include <asm/arch/gpio.h>
19*4882a593Smuzhiyun #include <lcd.h>
20*4882a593Smuzhiyun #include <atmel_lcdc.h>
21*4882a593Smuzhiyun #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
22*4882a593Smuzhiyun #include <net.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun #include <asm/mach-types.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * Miscelaneous platform dependent initialisations
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
at91sam9261ek_nand_hw_init(void)35*4882a593Smuzhiyun static void at91sam9261ek_nand_hw_init(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
38*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
39*4882a593Smuzhiyun unsigned long csa;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Enable CS3 */
42*4882a593Smuzhiyun csa = readl(&matrix->ebicsa);
43*4882a593Smuzhiyun csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun writel(csa, &matrix->ebicsa);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
48*4882a593Smuzhiyun #ifdef CONFIG_AT91SAM9G10EK
49*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
50*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
51*4882a593Smuzhiyun &smc->cs[3].setup);
52*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(7) |
53*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(7),
54*4882a593Smuzhiyun &smc->cs[3].pulse);
55*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
56*4882a593Smuzhiyun &smc->cs[3].cycle);
57*4882a593Smuzhiyun #else
58*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
59*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
60*4882a593Smuzhiyun &smc->cs[3].setup);
61*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
62*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
63*4882a593Smuzhiyun &smc->cs[3].pulse);
64*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
65*4882a593Smuzhiyun &smc->cs[3].cycle);
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
68*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
69*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
70*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 |
71*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
72*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(2),
75*4882a593Smuzhiyun &smc->cs[3].mode);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOC);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Configure RDY/BSY */
80*4882a593Smuzhiyun at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Enable NandFlash */
83*4882a593Smuzhiyun at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PC0, 0); /* NANDOE */
86*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PC1, 0); /* NANDWE */
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
at91sam9261ek_dm9000_hw_init(void)91*4882a593Smuzhiyun static void at91sam9261ek_dm9000_hw_init(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Configure SMC CS2 for DM9000 */
96*4882a593Smuzhiyun #ifdef CONFIG_AT91SAM9G10EK
97*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
98*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(3) | AT91_SMC_SETUP_NCS_RD(0),
99*4882a593Smuzhiyun &smc->cs[2].setup);
100*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(6) | AT91_SMC_PULSE_NCS_WR(8) |
101*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(6) | AT91_SMC_PULSE_NCS_RD(8),
102*4882a593Smuzhiyun &smc->cs[2].pulse);
103*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(20) | AT91_SMC_CYCLE_NRD(20),
104*4882a593Smuzhiyun &smc->cs[2].cycle);
105*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
106*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
107*4882a593Smuzhiyun AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
108*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(1),
109*4882a593Smuzhiyun &smc->cs[2].mode);
110*4882a593Smuzhiyun #else
111*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(3) | AT91_SMC_SETUP_NCS_WR(0) |
112*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
113*4882a593Smuzhiyun &smc->cs[2].setup);
114*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
115*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
116*4882a593Smuzhiyun &smc->cs[2].pulse);
117*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
118*4882a593Smuzhiyun &smc->cs[2].cycle);
119*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
120*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
121*4882a593Smuzhiyun AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
122*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(1),
123*4882a593Smuzhiyun &smc->cs[2].mode);
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Configure Reset signal as output */
127*4882a593Smuzhiyun at91_set_gpio_output(AT91_PIN_PC10, 0);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Configure Interrupt pin as input, no pull-up */
130*4882a593Smuzhiyun at91_set_gpio_input(AT91_PIN_PC11, 0);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #ifdef CONFIG_LCD
135*4882a593Smuzhiyun vidinfo_t panel_info = {
136*4882a593Smuzhiyun .vl_col = 240,
137*4882a593Smuzhiyun .vl_row = 320,
138*4882a593Smuzhiyun .vl_clk = 4965000,
139*4882a593Smuzhiyun .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
140*4882a593Smuzhiyun ATMEL_LCDC_INVFRAME_INVERTED,
141*4882a593Smuzhiyun .vl_bpix = 3,
142*4882a593Smuzhiyun .vl_tft = 1,
143*4882a593Smuzhiyun .vl_hsync_len = 5,
144*4882a593Smuzhiyun .vl_left_margin = 1,
145*4882a593Smuzhiyun .vl_right_margin = 33,
146*4882a593Smuzhiyun .vl_vsync_len = 1,
147*4882a593Smuzhiyun .vl_upper_margin = 1,
148*4882a593Smuzhiyun .vl_lower_margin = 0,
149*4882a593Smuzhiyun .mmio = ATMEL_BASE_LCDC,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
lcd_enable(void)152*4882a593Smuzhiyun void lcd_enable(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun at91_set_gpio_value(AT91_PIN_PA12, 0); /* power up */
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
lcd_disable(void)157*4882a593Smuzhiyun void lcd_disable(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun at91_set_gpio_value(AT91_PIN_PA12, 1); /* power down */
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
at91sam9261ek_lcd_hw_init(void)162*4882a593Smuzhiyun static void at91sam9261ek_lcd_hw_init(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB1, 0); /* LCDHSYNC */
165*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB2, 0); /* LCDDOTCK */
166*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB3, 0); /* LCDDEN */
167*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB4, 0); /* LCDCC */
168*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB7, 0); /* LCDD2 */
169*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB8, 0); /* LCDD3 */
170*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB9, 0); /* LCDD4 */
171*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB10, 0); /* LCDD5 */
172*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB11, 0); /* LCDD6 */
173*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB12, 0); /* LCDD7 */
174*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB15, 0); /* LCDD10 */
175*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB16, 0); /* LCDD11 */
176*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB17, 0); /* LCDD12 */
177*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB18, 0); /* LCDD13 */
178*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB19, 0); /* LCDD14 */
179*4882a593Smuzhiyun at91_set_A_periph(AT91_PIN_PB20, 0); /* LCDD15 */
180*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB23, 0); /* LCDD18 */
181*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB24, 0); /* LCDD19 */
182*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB25, 0); /* LCDD20 */
183*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB26, 0); /* LCDD21 */
184*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB27, 0); /* LCDD22 */
185*4882a593Smuzhiyun at91_set_B_periph(AT91_PIN_PB28, 0); /* LCDD23 */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun at91_system_clk_enable(AT91_PMC_HCK1);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* For 9G10EK, let U-Boot allocate the framebuffer in SDRAM */
190*4882a593Smuzhiyun #ifdef CONFIG_AT91SAM9261EK
191*4882a593Smuzhiyun gd->fb_base = ATMEL_BASE_SRAM;
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
196*4882a593Smuzhiyun #include <nand.h>
197*4882a593Smuzhiyun #include <version.h>
198*4882a593Smuzhiyun
lcd_show_board_info(void)199*4882a593Smuzhiyun void lcd_show_board_info(void)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun ulong dram_size, nand_size;
202*4882a593Smuzhiyun int i;
203*4882a593Smuzhiyun char temp[32];
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun lcd_printf ("%s\n", U_BOOT_VERSION);
206*4882a593Smuzhiyun lcd_printf ("(C) 2008 ATMEL Corp\n");
207*4882a593Smuzhiyun lcd_printf ("at91support@atmel.com\n");
208*4882a593Smuzhiyun lcd_printf ("%s CPU at %s MHz\n",
209*4882a593Smuzhiyun ATMEL_CPU_NAME,
210*4882a593Smuzhiyun strmhz(temp, get_cpu_clk_rate()));
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun dram_size = 0;
213*4882a593Smuzhiyun for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
214*4882a593Smuzhiyun dram_size += gd->bd->bi_dram[i].size;
215*4882a593Smuzhiyun nand_size = 0;
216*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
217*4882a593Smuzhiyun nand_size += get_nand_dev_by_index(i)->size;
218*4882a593Smuzhiyun lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
219*4882a593Smuzhiyun dram_size >> 20,
220*4882a593Smuzhiyun nand_size >> 20 );
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
223*4882a593Smuzhiyun #endif
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_debug_uart_init(void)226*4882a593Smuzhiyun void board_debug_uart_init(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun at91_seriald_hw_init();
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)233*4882a593Smuzhiyun int board_early_init_f(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
236*4882a593Smuzhiyun debug_uart_init();
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun
board_init(void)242*4882a593Smuzhiyun int board_init(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun #ifdef CONFIG_AT91SAM9G10EK
245*4882a593Smuzhiyun /* arch number of AT91SAM9G10EK-Board */
246*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9G10EK;
247*4882a593Smuzhiyun #else
248*4882a593Smuzhiyun /* arch number of AT91SAM9261EK-Board */
249*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9261EK;
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun /* adress of boot parameters */
252*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
255*4882a593Smuzhiyun at91sam9261ek_nand_hw_init();
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
258*4882a593Smuzhiyun at91sam9261ek_dm9000_hw_init();
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun #ifdef CONFIG_LCD
261*4882a593Smuzhiyun at91sam9261ek_lcd_hw_init();
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
board_eth_init(bd_t * bis)267*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun return dm9000_initialize(bis);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun
dram_init(void)273*4882a593Smuzhiyun int dram_init(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
276*4882a593Smuzhiyun CONFIG_SYS_SDRAM_SIZE);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #ifdef CONFIG_RESET_PHY_R
reset_phy(void)282*4882a593Smuzhiyun void reset_phy(void)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Initialize ethernet HW addr prior to starting Linux,
287*4882a593Smuzhiyun * needed for nfsroot
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun eth_init();
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun #endif
293