1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Renesas Solutions Corp.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * See file CREDITS for list of people who contributed to this
5*4882a593Smuzhiyun * project.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of
10*4882a593Smuzhiyun * the License.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
13*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of
14*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*4882a593Smuzhiyun * GNU General Public License for more details.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
18*4882a593Smuzhiyun * along with this program; if not, write to the Free Software
19*4882a593Smuzhiyun * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20*4882a593Smuzhiyun * MA 02111-1307 USA
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <common.h>
24*4882a593Smuzhiyun #include <malloc.h>
25*4882a593Smuzhiyun #include <asm/processor.h>
26*4882a593Smuzhiyun #include <asm/mach-types.h>
27*4882a593Smuzhiyun #include <asm/io.h>
28*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
29*4882a593Smuzhiyun #include <asm/gpio.h>
30*4882a593Smuzhiyun #include <asm/arch/rmobile.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define s_init_wait(cnt) \
33*4882a593Smuzhiyun ({ \
34*4882a593Smuzhiyun volatile u32 i = 0x10000 * cnt; \
35*4882a593Smuzhiyun while (i > 0) \
36*4882a593Smuzhiyun i--; \
37*4882a593Smuzhiyun })
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define USBCR1 0xE605810A
40*4882a593Smuzhiyun
s_init(void)41*4882a593Smuzhiyun void s_init(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun struct r8a7740_rwdt *rwdt0 = (struct r8a7740_rwdt *)RWDT0_BASE;
44*4882a593Smuzhiyun struct r8a7740_rwdt *rwdt1 = (struct r8a7740_rwdt *)RWDT1_BASE;
45*4882a593Smuzhiyun struct r8a7740_cpg *cpg = (struct r8a7740_cpg *)CPG_BASE;
46*4882a593Smuzhiyun struct r8a7740_bsc *bsc = (struct r8a7740_bsc *)BSC_BASE;
47*4882a593Smuzhiyun struct r8a7740_ddrp *ddrp = (struct r8a7740_ddrp *)DDRP_BASE;
48*4882a593Smuzhiyun struct r8a7740_dbsc *dbsc = (struct r8a7740_dbsc *)DBSC_BASE;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Watchdog init */
51*4882a593Smuzhiyun writew(0xA500, &rwdt0->rwtcsra0);
52*4882a593Smuzhiyun writew(0xA500, &rwdt1->rwtcsra0);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* CPG */
55*4882a593Smuzhiyun writel(0xFF800080, &cpg->rmstpcr4);
56*4882a593Smuzhiyun writel(0xFF800080, &cpg->smstpcr4);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* USB clock */
59*4882a593Smuzhiyun writel(0x00000080, &cpg->usbckcr);
60*4882a593Smuzhiyun s_init_wait(1);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* USBCR1 */
63*4882a593Smuzhiyun writew(0x0710, USBCR1);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* FRQCR */
66*4882a593Smuzhiyun writel(0x00000000, &cpg->frqcrb);
67*4882a593Smuzhiyun writel(0x62030533, &cpg->frqcra);
68*4882a593Smuzhiyun writel(0x208A354E, &cpg->frqcrc);
69*4882a593Smuzhiyun writel(0x80331050, &cpg->frqcrb);
70*4882a593Smuzhiyun s_init_wait(1);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun writel(0x00000000, &cpg->frqcrd);
73*4882a593Smuzhiyun s_init_wait(1);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* SUBClk */
76*4882a593Smuzhiyun writel(0x0000010B, &cpg->subckcr);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* PLL */
79*4882a593Smuzhiyun writel(0x00004004, &cpg->pllc01cr);
80*4882a593Smuzhiyun s_init_wait(1);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun writel(0xa0000000, &cpg->pllc2cr);
83*4882a593Smuzhiyun s_init_wait(2);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* BSC */
86*4882a593Smuzhiyun writel(0x0000001B, &bsc->cmncr);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun writel(0x20000000, &dbsc->dbcmd);
89*4882a593Smuzhiyun writel(0x10009C40, &dbsc->dbcmd);
90*4882a593Smuzhiyun s_init_wait(1);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun writel(0x00000007, &dbsc->dbkind);
93*4882a593Smuzhiyun writel(0x0E030A02, &dbsc->dbconf0);
94*4882a593Smuzhiyun writel(0x00000001, &dbsc->dbphytype);
95*4882a593Smuzhiyun writel(0x00000000, &dbsc->dbbl);
96*4882a593Smuzhiyun writel(0x00000006, &dbsc->dbtr0);
97*4882a593Smuzhiyun writel(0x00000005, &dbsc->dbtr1);
98*4882a593Smuzhiyun writel(0x00000000, &dbsc->dbtr2);
99*4882a593Smuzhiyun writel(0x00000006, &dbsc->dbtr3);
100*4882a593Smuzhiyun writel(0x00080006, &dbsc->dbtr4);
101*4882a593Smuzhiyun writel(0x00000015, &dbsc->dbtr5);
102*4882a593Smuzhiyun writel(0x0000000f, &dbsc->dbtr6);
103*4882a593Smuzhiyun writel(0x00000004, &dbsc->dbtr7);
104*4882a593Smuzhiyun writel(0x00000018, &dbsc->dbtr8);
105*4882a593Smuzhiyun writel(0x00000006, &dbsc->dbtr9);
106*4882a593Smuzhiyun writel(0x00000006, &dbsc->dbtr10);
107*4882a593Smuzhiyun writel(0x0000000F, &dbsc->dbtr11);
108*4882a593Smuzhiyun writel(0x0000000D, &dbsc->dbtr12);
109*4882a593Smuzhiyun writel(0x000000A0, &dbsc->dbtr13);
110*4882a593Smuzhiyun writel(0x000A0003, &dbsc->dbtr14);
111*4882a593Smuzhiyun writel(0x00000003, &dbsc->dbtr15);
112*4882a593Smuzhiyun writel(0x40005005, &dbsc->dbtr16);
113*4882a593Smuzhiyun writel(0x0C0C0000, &dbsc->dbtr17);
114*4882a593Smuzhiyun writel(0x00000200, &dbsc->dbtr18);
115*4882a593Smuzhiyun writel(0x00000040, &dbsc->dbtr19);
116*4882a593Smuzhiyun writel(0x00000001, &dbsc->dbrnk0);
117*4882a593Smuzhiyun writel(0x00000110, &dbsc->dbdficnt);
118*4882a593Smuzhiyun writel(0x00000101, &ddrp->funcctrl);
119*4882a593Smuzhiyun writel(0x00000001, &ddrp->dllctrl);
120*4882a593Smuzhiyun writel(0x00000186, &ddrp->zqcalctrl);
121*4882a593Smuzhiyun writel(0xB3440051, &ddrp->zqodtctrl);
122*4882a593Smuzhiyun writel(0x94449443, &ddrp->rdctrl);
123*4882a593Smuzhiyun writel(0x000000C0, &ddrp->rdtmg);
124*4882a593Smuzhiyun writel(0x00000101, &ddrp->fifoinit);
125*4882a593Smuzhiyun writel(0x02060506, &ddrp->outctrl);
126*4882a593Smuzhiyun writel(0x00004646, &ddrp->dqcalofs1);
127*4882a593Smuzhiyun writel(0x00004646, &ddrp->dqcalofs2);
128*4882a593Smuzhiyun writel(0x800000aa, &ddrp->dqcalexp);
129*4882a593Smuzhiyun writel(0x00000000, &ddrp->dllctrl);
130*4882a593Smuzhiyun writel(0x00000000, DDRPNCNT);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun writel(0x0000000C, &dbsc->dbcmd);
133*4882a593Smuzhiyun readl(&dbsc->dbwait);
134*4882a593Smuzhiyun s_init_wait(1);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel(0x00000002, DDRPNCNT);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun writel(0x0000000C, &dbsc->dbcmd);
139*4882a593Smuzhiyun readl(&dbsc->dbwait);
140*4882a593Smuzhiyun s_init_wait(1);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun writel(0x00000187, &ddrp->zqcalctrl);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
145*4882a593Smuzhiyun readl(&dbsc->dbwait);
146*4882a593Smuzhiyun s_init_wait(1);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
149*4882a593Smuzhiyun readl(&dbsc->dbwait);
150*4882a593Smuzhiyun s_init_wait(1);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun writel(0x00000010, &dbsc->dbdficnt);
153*4882a593Smuzhiyun writel(0x02060507, &ddrp->outctrl);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
156*4882a593Smuzhiyun readl(&dbsc->dbwait);
157*4882a593Smuzhiyun s_init_wait(1);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun writel(0x21009C40, &dbsc->dbcmd);
160*4882a593Smuzhiyun readl(&dbsc->dbwait);
161*4882a593Smuzhiyun s_init_wait(1);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
164*4882a593Smuzhiyun readl(&dbsc->dbwait);
165*4882a593Smuzhiyun s_init_wait(1);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
168*4882a593Smuzhiyun readl(&dbsc->dbwait);
169*4882a593Smuzhiyun s_init_wait(1);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
172*4882a593Smuzhiyun readl(&dbsc->dbwait);
173*4882a593Smuzhiyun s_init_wait(1);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun writel(0x00009C40, &dbsc->dbcmd);
176*4882a593Smuzhiyun readl(&dbsc->dbwait);
177*4882a593Smuzhiyun s_init_wait(1);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun writel(0x11000044, &dbsc->dbcmd);
180*4882a593Smuzhiyun readl(&dbsc->dbwait);
181*4882a593Smuzhiyun s_init_wait(1);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun writel(0x2A000000, &dbsc->dbcmd);
184*4882a593Smuzhiyun readl(&dbsc->dbwait);
185*4882a593Smuzhiyun s_init_wait(1);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun writel(0x2B000000, &dbsc->dbcmd);
188*4882a593Smuzhiyun readl(&dbsc->dbwait);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun writel(0x29000004, &dbsc->dbcmd);
191*4882a593Smuzhiyun readl(&dbsc->dbwait);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun writel(0x28001520, &dbsc->dbcmd);
194*4882a593Smuzhiyun readl(&dbsc->dbwait);
195*4882a593Smuzhiyun s_init_wait(1);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun writel(0x03000200, &dbsc->dbcmd);
198*4882a593Smuzhiyun readl(&dbsc->dbwait);
199*4882a593Smuzhiyun s_init_wait(1);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun writel(0x000001FF, &dbsc->dbrfcnf0);
202*4882a593Smuzhiyun writel(0x00010C30, &dbsc->dbrfcnf1);
203*4882a593Smuzhiyun writel(0x00000000, &dbsc->dbrfcnf2);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun writel(0x00000001, &dbsc->dbrfen);
206*4882a593Smuzhiyun writel(0x00000001, &dbsc->dbacen);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* BSC */
209*4882a593Smuzhiyun writel(0x00410400, &bsc->cs0bcr);
210*4882a593Smuzhiyun writel(0x00410400, &bsc->cs2bcr);
211*4882a593Smuzhiyun writel(0x00410400, &bsc->cs5bbcr);
212*4882a593Smuzhiyun writel(0x02CB0400, &bsc->cs6abcr);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun writel(0x00000440, &bsc->cs0wcr);
215*4882a593Smuzhiyun writel(0x00000440, &bsc->cs2wcr);
216*4882a593Smuzhiyun writel(0x00000240, &bsc->cs5bwcr);
217*4882a593Smuzhiyun writel(0x00000240, &bsc->cs6awcr);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun writel(0x00000005, &bsc->rbwtcnt);
220*4882a593Smuzhiyun writel(0x00000002, &bsc->cs0wcr2);
221*4882a593Smuzhiyun writel(0x00000002, &bsc->cs2wcr2);
222*4882a593Smuzhiyun writel(0x00000002, &bsc->cs4wcr2);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define GPIO_ICCR (0xE60581A0)
226*4882a593Smuzhiyun #define ICCR_15BIT (1 << 15) /* any time 1 */
227*4882a593Smuzhiyun #define IIC0_CONTA (1 << 7)
228*4882a593Smuzhiyun #define IIC0_CONTB (1 << 6)
229*4882a593Smuzhiyun #define IIC1_CONTA (1 << 5)
230*4882a593Smuzhiyun #define IIC1_CONTB (1 << 4)
231*4882a593Smuzhiyun #define IIC0_PS33E (1 << 1)
232*4882a593Smuzhiyun #define IIC1_PS33E (1 << 0)
233*4882a593Smuzhiyun #define GPIO_ICCR_DATA \
234*4882a593Smuzhiyun (ICCR_15BIT | \
235*4882a593Smuzhiyun IIC0_CONTA | IIC0_CONTB | IIC1_CONTA | \
236*4882a593Smuzhiyun IIC1_CONTB | IIC0_PS33E | IIC1_PS33E)
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun #define MSTPCR1 0xE6150134
239*4882a593Smuzhiyun #define TMU0_MSTP125 (1 << 25)
240*4882a593Smuzhiyun #define I2C0_MSTP116 (1 << 16)
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define MSTPCR3 0xE615013C
243*4882a593Smuzhiyun #define I2C1_MSTP323 (1 << 23)
244*4882a593Smuzhiyun #define GETHER_MSTP309 (1 << 9)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define GPIO_SCIFA1_TXD (0xE60520C4)
247*4882a593Smuzhiyun #define GPIO_SCIFA1_RXD (0xE60520C3)
248*4882a593Smuzhiyun
board_early_init_f(void)249*4882a593Smuzhiyun int board_early_init_f(void)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun /* TMU */
252*4882a593Smuzhiyun clrbits_le32(MSTPCR1, TMU0_MSTP125);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* GETHER */
255*4882a593Smuzhiyun clrbits_le32(MSTPCR3, GETHER_MSTP309);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* I2C 0/1 */
258*4882a593Smuzhiyun clrbits_le32(MSTPCR1, I2C0_MSTP116);
259*4882a593Smuzhiyun clrbits_le32(MSTPCR3, I2C1_MSTP323);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* SCIFA1 */
262*4882a593Smuzhiyun writeb(1, GPIO_SCIFA1_TXD); /* SCIFA1_TXD */
263*4882a593Smuzhiyun writeb(1, GPIO_SCIFA1_RXD); /* SCIFA1_RXD */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* IICCR */
266*4882a593Smuzhiyun writew(GPIO_ICCR_DATA, GPIO_ICCR);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
board_init(void)272*4882a593Smuzhiyun int board_init(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun /* board id for linux */
275*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_ARMADILLO800EVA;
276*4882a593Smuzhiyun /* adress of boot parameters */
277*4882a593Smuzhiyun gd->bd->bi_boot_params = ARMADILLO_800EVA_SDRAM_BASE + 0x100;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Init PFC controller */
280*4882a593Smuzhiyun r8a7740_pinmux_init();
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* GETHER Enable */
283*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_CRS, NULL);
284*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_MDC, NULL);
285*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_MDIO, NULL);
286*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_TX_ER, NULL);
287*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_RX_ER, NULL);
288*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ERXD0, NULL);
289*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ERXD1, NULL);
290*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ERXD2, NULL);
291*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ERXD3, NULL);
292*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_TX_CLK, NULL);
293*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_TX_EN, NULL);
294*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ETXD0, NULL);
295*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ETXD1, NULL);
296*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ETXD2, NULL);
297*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_ETXD3, NULL);
298*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_PHY_INT, NULL);
299*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_COL, NULL);
300*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_RX_DV, NULL);
301*4882a593Smuzhiyun gpio_request(GPIO_FN_ET_RX_CLK, NULL);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun gpio_request(GPIO_PORT18, NULL); /* PHY_RST */
304*4882a593Smuzhiyun gpio_direction_output(GPIO_PORT18, 1);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
dram_init(void)309*4882a593Smuzhiyun int dram_init(void)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
312*4882a593Smuzhiyun gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
318*4882a593Smuzhiyun CONFIG_ARCH_RMOBILE_BOARD_STRING
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
board_late_init(void)321*4882a593Smuzhiyun int board_late_init(void)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
reset_cpu(ulong addr)326*4882a593Smuzhiyun void reset_cpu(ulong addr)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun }
329