xref: /OK3568_Linux_fs/u-boot/board/astro/mcf5373l/fpga.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2006
3*4882a593Smuzhiyun  * Wolfgang Wegner, ASTRO Strobel Kommunikationssysteme GmbH,
4*4882a593Smuzhiyun  * w.wegner@astro-kom.de
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on the files by
7*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de
8*4882a593Smuzhiyun  * and
9*4882a593Smuzhiyun  * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
10*4882a593Smuzhiyun  * Keith Outwater, keith_outwater@mvis.com.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* Altera/Xilinx FPGA configuration support for the ASTRO "URMEL" board */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <console.h>
19*4882a593Smuzhiyun #include <watchdog.h>
20*4882a593Smuzhiyun #include <altera.h>
21*4882a593Smuzhiyun #include <ACEX1K.h>
22*4882a593Smuzhiyun #include <spartan3.h>
23*4882a593Smuzhiyun #include <command.h>
24*4882a593Smuzhiyun #include <asm/immap_5329.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include "fpga.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun 
altera_pre_fn(int cookie)30*4882a593Smuzhiyun int altera_pre_fn(int cookie)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
33*4882a593Smuzhiyun 	unsigned char tmp_char;
34*4882a593Smuzhiyun 	unsigned short tmp_short;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* first, set the required pins to GPIO function */
37*4882a593Smuzhiyun 	/* PAR_T0IN -> GPIO */
38*4882a593Smuzhiyun 	tmp_char = readb(&gpiop->par_timer);
39*4882a593Smuzhiyun 	tmp_char &= 0xfc;
40*4882a593Smuzhiyun 	writeb(tmp_char, &gpiop->par_timer);
41*4882a593Smuzhiyun 	/* all QSPI pins -> GPIO */
42*4882a593Smuzhiyun 	writew(0x0000, &gpiop->par_qspi);
43*4882a593Smuzhiyun 	/* U0RTS, U0CTS -> GPIO */
44*4882a593Smuzhiyun 	tmp_short = __raw_readw(&gpiop->par_uart);
45*4882a593Smuzhiyun 	tmp_short &= 0xfff3;
46*4882a593Smuzhiyun 	__raw_writew(tmp_short, &gpiop->par_uart);
47*4882a593Smuzhiyun 	/* all PWM pins -> GPIO */
48*4882a593Smuzhiyun 	writeb(0x00, &gpiop->par_pwm);
49*4882a593Smuzhiyun 	/* next, set data direction registers */
50*4882a593Smuzhiyun 	writeb(0x01, &gpiop->pddr_timer);
51*4882a593Smuzhiyun 	writeb(0x25, &gpiop->pddr_qspi);
52*4882a593Smuzhiyun 	writeb(0x0c, &gpiop->pddr_uart);
53*4882a593Smuzhiyun 	writeb(0x04, &gpiop->pddr_pwm);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* ensure other SPI peripherals are deselected */
56*4882a593Smuzhiyun 	writeb(0x08, &gpiop->ppd_uart);
57*4882a593Smuzhiyun 	writeb(0x38, &gpiop->ppd_qspi);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* CONFIG = 0 STATUS = 0 -> FPGA in reset state */
60*4882a593Smuzhiyun 	writeb(0xFB, &gpiop->pclrr_uart);
61*4882a593Smuzhiyun 	/* enable Altera configuration by clearing QSPI_CS2 and DT0IN */
62*4882a593Smuzhiyun 	writeb(0xFE, &gpiop->pclrr_timer);
63*4882a593Smuzhiyun 	writeb(0xDF, &gpiop->pclrr_qspi);
64*4882a593Smuzhiyun 	return FPGA_SUCCESS;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Set the state of CONFIG Pin */
altera_config_fn(int assert_config,int flush,int cookie)68*4882a593Smuzhiyun int altera_config_fn(int assert_config, int flush, int cookie)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (assert_config)
73*4882a593Smuzhiyun 		writeb(0x04, &gpiop->ppd_uart);
74*4882a593Smuzhiyun 	else
75*4882a593Smuzhiyun 		writeb(0xFB, &gpiop->pclrr_uart);
76*4882a593Smuzhiyun 	return FPGA_SUCCESS;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Returns the state of STATUS Pin */
altera_status_fn(int cookie)80*4882a593Smuzhiyun int altera_status_fn(int cookie)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (readb(&gpiop->ppd_pwm) & 0x08)
85*4882a593Smuzhiyun 		return FPGA_FAIL;
86*4882a593Smuzhiyun 	return FPGA_SUCCESS;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Returns the state of CONF_DONE Pin */
altera_done_fn(int cookie)90*4882a593Smuzhiyun int altera_done_fn(int cookie)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (readb(&gpiop->ppd_pwm) & 0x20)
95*4882a593Smuzhiyun 		return FPGA_FAIL;
96*4882a593Smuzhiyun 	return FPGA_SUCCESS;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * writes the complete buffer to the FPGA
101*4882a593Smuzhiyun  * writing the complete buffer in one function is much faster,
102*4882a593Smuzhiyun  * then calling it for every bit
103*4882a593Smuzhiyun  */
altera_write_fn(const void * buf,size_t len,int flush,int cookie)104*4882a593Smuzhiyun int altera_write_fn(const void *buf, size_t len, int flush, int cookie)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	size_t bytecount = 0;
107*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
108*4882a593Smuzhiyun 	unsigned char *data = (unsigned char *)buf;
109*4882a593Smuzhiyun 	unsigned char val = 0;
110*4882a593Smuzhiyun 	int i;
111*4882a593Smuzhiyun 	int len_40 = len / 40;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	while (bytecount < len) {
114*4882a593Smuzhiyun 		val = data[bytecount++];
115*4882a593Smuzhiyun 		i = 8;
116*4882a593Smuzhiyun 		do {
117*4882a593Smuzhiyun 			writeb(0xFB, &gpiop->pclrr_qspi);
118*4882a593Smuzhiyun 			if (val & 0x01)
119*4882a593Smuzhiyun 				writeb(0x01, &gpiop->ppd_qspi);
120*4882a593Smuzhiyun 			else
121*4882a593Smuzhiyun 				writeb(0xFE, &gpiop->pclrr_qspi);
122*4882a593Smuzhiyun 			writeb(0x04, &gpiop->ppd_qspi);
123*4882a593Smuzhiyun 			val >>= 1;
124*4882a593Smuzhiyun 			i--;
125*4882a593Smuzhiyun 		} while (i > 0);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		if (bytecount % len_40 == 0) {
128*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG) || defined(CONFIG_WATCHDOG)
129*4882a593Smuzhiyun 			WATCHDOG_RESET();
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
132*4882a593Smuzhiyun 			putc('.');	/* let them know we are alive */
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
135*4882a593Smuzhiyun 			if (ctrlc())
136*4882a593Smuzhiyun 				return FPGA_FAIL;
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	return FPGA_SUCCESS;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* called, when programming is aborted */
altera_abort_fn(int cookie)144*4882a593Smuzhiyun int altera_abort_fn(int cookie)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	writeb(0x20, &gpiop->ppd_qspi);
149*4882a593Smuzhiyun 	writeb(0x08, &gpiop->ppd_uart);
150*4882a593Smuzhiyun 	return FPGA_SUCCESS;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* called, when programming was succesful */
altera_post_fn(int cookie)154*4882a593Smuzhiyun int altera_post_fn(int cookie)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	return altera_abort_fn(cookie);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * Note that these are pointers to code that is in Flash. They will be
161*4882a593Smuzhiyun  * relocated at runtime.
162*4882a593Smuzhiyun  * FIXME: relocation not yet working for coldfire, see below!
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun Altera_CYC2_Passive_Serial_fns altera_fns = {
165*4882a593Smuzhiyun 	altera_pre_fn,
166*4882a593Smuzhiyun 	altera_config_fn,
167*4882a593Smuzhiyun 	altera_status_fn,
168*4882a593Smuzhiyun 	altera_done_fn,
169*4882a593Smuzhiyun 	altera_write_fn,
170*4882a593Smuzhiyun 	altera_abort_fn,
171*4882a593Smuzhiyun 	altera_post_fn
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun Altera_desc altera_fpga[CONFIG_FPGA_COUNT] = {
175*4882a593Smuzhiyun 	{Altera_CYC2,
176*4882a593Smuzhiyun 	 passive_serial,
177*4882a593Smuzhiyun 	 85903,
178*4882a593Smuzhiyun 	 (void *)&altera_fns,
179*4882a593Smuzhiyun 	 NULL,
180*4882a593Smuzhiyun 	 0}
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Initialize the fpga.  Return 1 on success, 0 on failure. */
astro5373l_altera_load(void)184*4882a593Smuzhiyun int astro5373l_altera_load(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int i;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_FPGA_COUNT; i++) {
189*4882a593Smuzhiyun 		/*
190*4882a593Smuzhiyun 		 * I did not yet manage to get relocation work properly,
191*4882a593Smuzhiyun 		 * so set stuff here instead of static initialisation:
192*4882a593Smuzhiyun 		 */
193*4882a593Smuzhiyun 		altera_fns.pre = altera_pre_fn;
194*4882a593Smuzhiyun 		altera_fns.config = altera_config_fn;
195*4882a593Smuzhiyun 		altera_fns.status = altera_status_fn;
196*4882a593Smuzhiyun 		altera_fns.done = altera_done_fn;
197*4882a593Smuzhiyun 		altera_fns.write = altera_write_fn;
198*4882a593Smuzhiyun 		altera_fns.abort = altera_abort_fn;
199*4882a593Smuzhiyun 		altera_fns.post = altera_post_fn;
200*4882a593Smuzhiyun 		altera_fpga[i].iface_fns = (void *)&altera_fns;
201*4882a593Smuzhiyun 		fpga_add(fpga_altera, &altera_fpga[i]);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 	return 1;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Set the FPGA's PROG_B line to the specified level */
xilinx_pgm_config_fn(int assert,int flush,int cookie)207*4882a593Smuzhiyun int xilinx_pgm_config_fn(int assert, int flush, int cookie)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (assert)
212*4882a593Smuzhiyun 		writeb(0xFB, &gpiop->pclrr_uart);
213*4882a593Smuzhiyun 	else
214*4882a593Smuzhiyun 		writeb(0x04, &gpiop->ppd_uart);
215*4882a593Smuzhiyun 	return assert;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * Test the state of the active-low FPGA INIT line.  Return 1 on INIT
220*4882a593Smuzhiyun  * asserted (low).
221*4882a593Smuzhiyun  */
xilinx_init_config_fn(int cookie)222*4882a593Smuzhiyun int xilinx_init_config_fn(int cookie)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return (readb(&gpiop->ppd_pwm) & 0x08) == 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* Test the state of the active-high FPGA DONE pin */
xilinx_done_config_fn(int cookie)230*4882a593Smuzhiyun int xilinx_done_config_fn(int cookie)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return (readb(&gpiop->ppd_pwm) & 0x20) >> 5;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Abort an FPGA operation */
xilinx_abort_config_fn(int cookie)238*4882a593Smuzhiyun int xilinx_abort_config_fn(int cookie)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
241*4882a593Smuzhiyun 	/* ensure all SPI peripherals and FPGAs are deselected */
242*4882a593Smuzhiyun 	writeb(0x08, &gpiop->ppd_uart);
243*4882a593Smuzhiyun 	writeb(0x01, &gpiop->ppd_timer);
244*4882a593Smuzhiyun 	writeb(0x38, &gpiop->ppd_qspi);
245*4882a593Smuzhiyun 	return FPGA_FAIL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * FPGA pre-configuration function. Just make sure that
250*4882a593Smuzhiyun  * FPGA reset is asserted to keep the FPGA from starting up after
251*4882a593Smuzhiyun  * configuration.
252*4882a593Smuzhiyun  */
xilinx_pre_config_fn(int cookie)253*4882a593Smuzhiyun int xilinx_pre_config_fn(int cookie)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
256*4882a593Smuzhiyun 	unsigned char tmp_char;
257*4882a593Smuzhiyun 	unsigned short tmp_short;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* first, set the required pins to GPIO function */
260*4882a593Smuzhiyun 	/* PAR_T0IN -> GPIO */
261*4882a593Smuzhiyun 	tmp_char = readb(&gpiop->par_timer);
262*4882a593Smuzhiyun 	tmp_char &= 0xfc;
263*4882a593Smuzhiyun 	writeb(tmp_char, &gpiop->par_timer);
264*4882a593Smuzhiyun 	/* all QSPI pins -> GPIO */
265*4882a593Smuzhiyun 	writew(0x0000, &gpiop->par_qspi);
266*4882a593Smuzhiyun 	/* U0RTS, U0CTS -> GPIO */
267*4882a593Smuzhiyun 	tmp_short = __raw_readw(&gpiop->par_uart);
268*4882a593Smuzhiyun 	tmp_short &= 0xfff3;
269*4882a593Smuzhiyun 	__raw_writew(tmp_short, &gpiop->par_uart);
270*4882a593Smuzhiyun 	/* all PWM pins -> GPIO */
271*4882a593Smuzhiyun 	writeb(0x00, &gpiop->par_pwm);
272*4882a593Smuzhiyun 	/* next, set data direction registers */
273*4882a593Smuzhiyun 	writeb(0x01, &gpiop->pddr_timer);
274*4882a593Smuzhiyun 	writeb(0x25, &gpiop->pddr_qspi);
275*4882a593Smuzhiyun 	writeb(0x0c, &gpiop->pddr_uart);
276*4882a593Smuzhiyun 	writeb(0x04, &gpiop->pddr_pwm);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* ensure other SPI peripherals are deselected */
279*4882a593Smuzhiyun 	writeb(0x08, &gpiop->ppd_uart);
280*4882a593Smuzhiyun 	writeb(0x38, &gpiop->ppd_qspi);
281*4882a593Smuzhiyun 	writeb(0x01, &gpiop->ppd_timer);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* CONFIG = 0, STATUS = 0 -> FPGA in reset state */
284*4882a593Smuzhiyun 	writeb(0xFB, &gpiop->pclrr_uart);
285*4882a593Smuzhiyun 	/* enable Xilinx configuration by clearing QSPI_CS2 and U0CTS */
286*4882a593Smuzhiyun 	writeb(0xF7, &gpiop->pclrr_uart);
287*4882a593Smuzhiyun 	writeb(0xDF, &gpiop->pclrr_qspi);
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun  * FPGA post configuration function. Should perform a test if FPGA is running.
293*4882a593Smuzhiyun  */
xilinx_post_config_fn(int cookie)294*4882a593Smuzhiyun int xilinx_post_config_fn(int cookie)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	int rc = 0;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/*
299*4882a593Smuzhiyun 	 * no test yet
300*4882a593Smuzhiyun 	 */
301*4882a593Smuzhiyun 	return rc;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
xilinx_clk_config_fn(int assert_clk,int flush,int cookie)304*4882a593Smuzhiyun int xilinx_clk_config_fn(int assert_clk, int flush, int cookie)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (assert_clk)
309*4882a593Smuzhiyun 		writeb(0x04, &gpiop->ppd_qspi);
310*4882a593Smuzhiyun 	else
311*4882a593Smuzhiyun 		writeb(0xFB, &gpiop->pclrr_qspi);
312*4882a593Smuzhiyun 	return assert_clk;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
xilinx_wr_config_fn(int assert_write,int flush,int cookie)315*4882a593Smuzhiyun int xilinx_wr_config_fn(int assert_write, int flush, int cookie)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (assert_write)
320*4882a593Smuzhiyun 		writeb(0x01, &gpiop->ppd_qspi);
321*4882a593Smuzhiyun 	else
322*4882a593Smuzhiyun 		writeb(0xFE, &gpiop->pclrr_qspi);
323*4882a593Smuzhiyun 	return assert_write;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
xilinx_fastwr_config_fn(void * buf,size_t len,int flush,int cookie)326*4882a593Smuzhiyun int xilinx_fastwr_config_fn(void *buf, size_t len, int flush, int cookie)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	size_t bytecount = 0;
329*4882a593Smuzhiyun 	gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
330*4882a593Smuzhiyun 	unsigned char *data = (unsigned char *)buf;
331*4882a593Smuzhiyun 	unsigned char val = 0;
332*4882a593Smuzhiyun 	int i;
333*4882a593Smuzhiyun 	int len_40 = len / 40;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	for (bytecount = 0; bytecount < len; bytecount++) {
336*4882a593Smuzhiyun 		val = *(data++);
337*4882a593Smuzhiyun 		for (i = 8; i > 0; i--) {
338*4882a593Smuzhiyun 			writeb(0xFB, &gpiop->pclrr_qspi);
339*4882a593Smuzhiyun 			if (val & 0x80)
340*4882a593Smuzhiyun 				writeb(0x01, &gpiop->ppd_qspi);
341*4882a593Smuzhiyun 			else
342*4882a593Smuzhiyun 				writeb(0xFE, &gpiop->pclrr_qspi);
343*4882a593Smuzhiyun 			writeb(0x04, &gpiop->ppd_qspi);
344*4882a593Smuzhiyun 			val <<= 1;
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 		if (bytecount % len_40 == 0) {
347*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG) || defined(CONFIG_WATCHDOG)
348*4882a593Smuzhiyun 			WATCHDOG_RESET();
349*4882a593Smuzhiyun #endif
350*4882a593Smuzhiyun #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
351*4882a593Smuzhiyun 			putc('.');	/* let them know we are alive */
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
354*4882a593Smuzhiyun 			if (ctrlc())
355*4882a593Smuzhiyun 				return FPGA_FAIL;
356*4882a593Smuzhiyun #endif
357*4882a593Smuzhiyun 		}
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	return FPGA_SUCCESS;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * Note that these are pointers to code that is in Flash.  They will be
364*4882a593Smuzhiyun  * relocated at runtime.
365*4882a593Smuzhiyun  * FIXME: relocation not yet working for coldfire, see below!
366*4882a593Smuzhiyun  */
367*4882a593Smuzhiyun xilinx_spartan3_slave_serial_fns xilinx_fns = {
368*4882a593Smuzhiyun 	xilinx_pre_config_fn,
369*4882a593Smuzhiyun 	xilinx_pgm_config_fn,
370*4882a593Smuzhiyun 	xilinx_clk_config_fn,
371*4882a593Smuzhiyun 	xilinx_init_config_fn,
372*4882a593Smuzhiyun 	xilinx_done_config_fn,
373*4882a593Smuzhiyun 	xilinx_wr_config_fn,
374*4882a593Smuzhiyun 	0,
375*4882a593Smuzhiyun 	xilinx_fastwr_config_fn
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun xilinx_desc xilinx_fpga[CONFIG_FPGA_COUNT] = {
379*4882a593Smuzhiyun 	{xilinx_spartan3,
380*4882a593Smuzhiyun 	 slave_serial,
381*4882a593Smuzhiyun 	 XILINX_XC3S4000_SIZE,
382*4882a593Smuzhiyun 	 (void *)&xilinx_fns,
383*4882a593Smuzhiyun 	 0,
384*4882a593Smuzhiyun 	 &spartan3_op}
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* Initialize the fpga.  Return 1 on success, 0 on failure. */
astro5373l_xilinx_load(void)388*4882a593Smuzhiyun int astro5373l_xilinx_load(void)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	int i;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	fpga_init();
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_FPGA_COUNT; i++) {
395*4882a593Smuzhiyun 		/*
396*4882a593Smuzhiyun 		 * I did not yet manage to get relocation work properly,
397*4882a593Smuzhiyun 		 * so set stuff here instead of static initialisation:
398*4882a593Smuzhiyun 		 */
399*4882a593Smuzhiyun 		xilinx_fns.pre = xilinx_pre_config_fn;
400*4882a593Smuzhiyun 		xilinx_fns.pgm = xilinx_pgm_config_fn;
401*4882a593Smuzhiyun 		xilinx_fns.clk = xilinx_clk_config_fn;
402*4882a593Smuzhiyun 		xilinx_fns.init = xilinx_init_config_fn;
403*4882a593Smuzhiyun 		xilinx_fns.done = xilinx_done_config_fn;
404*4882a593Smuzhiyun 		xilinx_fns.wr = xilinx_wr_config_fn;
405*4882a593Smuzhiyun 		xilinx_fns.bwr = xilinx_fastwr_config_fn;
406*4882a593Smuzhiyun 		xilinx_fpga[i].iface_fns = (void *)&xilinx_fns;
407*4882a593Smuzhiyun 		fpga_add(fpga_xilinx, &xilinx_fpga[i]);
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 	return 1;
410*4882a593Smuzhiyun }
411