xref: /OK3568_Linux_fs/u-boot/board/armltd/vexpress64/pcie.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) ARM Ltd 2015
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Liviu Dudau <Liviu.Dudau@arm.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-Licence-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <pci_ids.h>
13*4882a593Smuzhiyun #include "pcie.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* XpressRICH3 support */
16*4882a593Smuzhiyun #define XR3_CONFIG_BASE			0x7ff30000
17*4882a593Smuzhiyun #define XR3_RESET_BASE			0x7ff20000
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define XR3_PCI_ECAM_START		0x40000000
20*4882a593Smuzhiyun #define XR3_PCI_ECAM_SIZE		28	/* as power of 2 = 0x10000000 */
21*4882a593Smuzhiyun #define XR3_PCI_IOSPACE_START		0x5f800000
22*4882a593Smuzhiyun #define XR3_PCI_IOSPACE_SIZE		23	/* as power of 2 = 0x800000 */
23*4882a593Smuzhiyun #define XR3_PCI_MEMSPACE_START		0x50000000
24*4882a593Smuzhiyun #define XR3_PCI_MEMSPACE_SIZE		27	/* as power of 2 = 0x8000000 */
25*4882a593Smuzhiyun #define XR3_PCI_MEMSPACE64_START	0x4000000000
26*4882a593Smuzhiyun #define XR3_PCI_MEMSPACE64_SIZE		33	/* as power of 2 = 0x200000000 */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define JUNO_V2M_MSI_START		0x2c1c0000
29*4882a593Smuzhiyun #define JUNO_V2M_MSI_SIZE		12	/* as power of 2 = 4096 */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define XR3PCI_BASIC_STATUS		0x18
32*4882a593Smuzhiyun #define XR3PCI_BS_GEN_MASK		(0xf << 8)
33*4882a593Smuzhiyun #define XR3PCI_BS_LINK_MASK		0xff
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define XR3PCI_VIRTCHAN_CREDITS		0x90
36*4882a593Smuzhiyun #define XR3PCI_BRIDGE_PCI_IDS		0x9c
37*4882a593Smuzhiyun #define XR3PCI_PEX_SPC2			0xd8
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define XR3PCI_ATR_PCIE_WIN0		0x600
40*4882a593Smuzhiyun #define XR3PCI_ATR_PCIE_WIN1		0x700
41*4882a593Smuzhiyun #define XR3PCI_ATR_AXI4_SLV0		0x800
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define XR3PCI_ATR_TABLE_SIZE		0x20
44*4882a593Smuzhiyun #define XR3PCI_ATR_SRC_ADDR_LOW		0x0
45*4882a593Smuzhiyun #define XR3PCI_ATR_SRC_ADDR_HIGH	0x4
46*4882a593Smuzhiyun #define XR3PCI_ATR_TRSL_ADDR_LOW	0x8
47*4882a593Smuzhiyun #define XR3PCI_ATR_TRSL_ADDR_HIGH	0xc
48*4882a593Smuzhiyun #define XR3PCI_ATR_TRSL_PARAM		0x10
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* IDs used in the XR3PCI_ATR_TRSL_PARAM */
51*4882a593Smuzhiyun #define XR3PCI_ATR_TRSLID_AXIDEVICE	(0x420004)
52*4882a593Smuzhiyun #define XR3PCI_ATR_TRSLID_AXIMEMORY	(0x4e0004)  /* Write-through, read/write allocate */
53*4882a593Smuzhiyun #define XR3PCI_ATR_TRSLID_PCIE_CONF	(0x000001)
54*4882a593Smuzhiyun #define XR3PCI_ATR_TRSLID_PCIE_IO	(0x020000)
55*4882a593Smuzhiyun #define XR3PCI_ATR_TRSLID_PCIE_MEMORY	(0x000000)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define XR3PCI_ECAM_OFFSET(b, d, o)	(((b) << 20) | \
58*4882a593Smuzhiyun 					(PCI_SLOT(d) << 15) | \
59*4882a593Smuzhiyun 					(PCI_FUNC(d) << 12) | o)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define JUNO_RESET_CTRL			0x1004
62*4882a593Smuzhiyun #define JUNO_RESET_CTRL_PHY		BIT(0)
63*4882a593Smuzhiyun #define JUNO_RESET_CTRL_RC		BIT(1)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define JUNO_RESET_STATUS		0x1008
66*4882a593Smuzhiyun #define JUNO_RESET_STATUS_PLL		BIT(0)
67*4882a593Smuzhiyun #define JUNO_RESET_STATUS_PHY		BIT(1)
68*4882a593Smuzhiyun #define JUNO_RESET_STATUS_RC		BIT(2)
69*4882a593Smuzhiyun #define JUNO_RESET_STATUS_MASK		(JUNO_RESET_STATUS_PLL | \
70*4882a593Smuzhiyun 					 JUNO_RESET_STATUS_PHY | \
71*4882a593Smuzhiyun 					 JUNO_RESET_STATUS_RC)
72*4882a593Smuzhiyun 
xr3pci_set_atr_entry(unsigned long base,unsigned long src_addr,unsigned long trsl_addr,int window_size,int trsl_param)73*4882a593Smuzhiyun void xr3pci_set_atr_entry(unsigned long base, unsigned long src_addr,
74*4882a593Smuzhiyun 			unsigned long trsl_addr, int window_size,
75*4882a593Smuzhiyun 			int trsl_param)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	/* X3PCI_ATR_SRC_ADDR_LOW:
78*4882a593Smuzhiyun 	     - bit 0: enable entry,
79*4882a593Smuzhiyun 	     - bits 1-6: ATR window size: total size in bytes: 2^(ATR_WSIZE + 1)
80*4882a593Smuzhiyun 	     - bits 7-11: reserved
81*4882a593Smuzhiyun 	     - bits 12-31: start of source address
82*4882a593Smuzhiyun 	*/
83*4882a593Smuzhiyun 	writel((u32)(src_addr & 0xfffff000) | (window_size - 1) << 1 | 1,
84*4882a593Smuzhiyun 	       base + XR3PCI_ATR_SRC_ADDR_LOW);
85*4882a593Smuzhiyun 	writel((u32)(src_addr >> 32), base + XR3PCI_ATR_SRC_ADDR_HIGH);
86*4882a593Smuzhiyun 	writel((u32)(trsl_addr & 0xfffff000), base + XR3PCI_ATR_TRSL_ADDR_LOW);
87*4882a593Smuzhiyun 	writel((u32)(trsl_addr >> 32), base + XR3PCI_ATR_TRSL_ADDR_HIGH);
88*4882a593Smuzhiyun 	writel(trsl_param, base + XR3PCI_ATR_TRSL_PARAM);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	debug("ATR entry: 0x%010lx %s 0x%010lx [0x%010llx] (param: 0x%06x)\n",
91*4882a593Smuzhiyun 	       src_addr, (trsl_param & 0x400000) ? "<-" : "->", trsl_addr,
92*4882a593Smuzhiyun 	       ((u64)1) << window_size, trsl_param);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
xr3pci_setup_atr(void)95*4882a593Smuzhiyun void xr3pci_setup_atr(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	/* setup PCIe to CPU address translation tables */
98*4882a593Smuzhiyun 	unsigned long base = XR3_CONFIG_BASE + XR3PCI_ATR_PCIE_WIN0;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* forward all writes from PCIe to GIC V2M (used for MSI) */
101*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, JUNO_V2M_MSI_START, JUNO_V2M_MSI_START,
102*4882a593Smuzhiyun 			     JUNO_V2M_MSI_SIZE, XR3PCI_ATR_TRSLID_AXIDEVICE);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	base += XR3PCI_ATR_TABLE_SIZE;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* PCIe devices can write anywhere in memory */
107*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, PHYS_SDRAM_1, PHYS_SDRAM_1,
108*4882a593Smuzhiyun 			     31 /* grant access to all RAM under 4GB */,
109*4882a593Smuzhiyun 			     XR3PCI_ATR_TRSLID_AXIMEMORY);
110*4882a593Smuzhiyun 	base += XR3PCI_ATR_TABLE_SIZE;
111*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, PHYS_SDRAM_2, PHYS_SDRAM_2,
112*4882a593Smuzhiyun 			     XR3_PCI_MEMSPACE64_SIZE,
113*4882a593Smuzhiyun 			     XR3PCI_ATR_TRSLID_AXIMEMORY);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* setup CPU to PCIe address translation table */
117*4882a593Smuzhiyun 	base = XR3_CONFIG_BASE + XR3PCI_ATR_AXI4_SLV0;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* setup ECAM space to bus configuration interface */
120*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, XR3_PCI_ECAM_START, 0, XR3_PCI_ECAM_SIZE,
121*4882a593Smuzhiyun 			     XR3PCI_ATR_TRSLID_PCIE_CONF);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	base += XR3PCI_ATR_TABLE_SIZE;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* setup IO space translation */
126*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, XR3_PCI_IOSPACE_START, 0,
127*4882a593Smuzhiyun 			     XR3_PCI_IOSPACE_SIZE, XR3PCI_ATR_TRSLID_PCIE_IO);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	base += XR3PCI_ATR_TABLE_SIZE;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* setup 32bit MEM space translation */
132*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, XR3_PCI_MEMSPACE_START, XR3_PCI_MEMSPACE_START,
133*4882a593Smuzhiyun 			     XR3_PCI_MEMSPACE_SIZE, XR3PCI_ATR_TRSLID_PCIE_MEMORY);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	base += XR3PCI_ATR_TABLE_SIZE;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* setup 64bit MEM space translation */
138*4882a593Smuzhiyun 	xr3pci_set_atr_entry(base, XR3_PCI_MEMSPACE64_START, XR3_PCI_MEMSPACE64_START,
139*4882a593Smuzhiyun 			     XR3_PCI_MEMSPACE64_SIZE, XR3PCI_ATR_TRSLID_PCIE_MEMORY);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
xr3pci_init(void)142*4882a593Smuzhiyun void xr3pci_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	u32 val;
145*4882a593Smuzhiyun 	int timeout = 200;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Initialise the XpressRICH3 PCIe host bridge */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* add credits */
150*4882a593Smuzhiyun 	writel(0x00f0b818, XR3_CONFIG_BASE + XR3PCI_VIRTCHAN_CREDITS);
151*4882a593Smuzhiyun 	writel(0x1, XR3_CONFIG_BASE + XR3PCI_VIRTCHAN_CREDITS + 4);
152*4882a593Smuzhiyun 	/* allow ECRC */
153*4882a593Smuzhiyun 	writel(0x6006, XR3_CONFIG_BASE + XR3PCI_PEX_SPC2);
154*4882a593Smuzhiyun 	/* setup the correct class code for the host bridge */
155*4882a593Smuzhiyun 	writel(PCI_CLASS_BRIDGE_PCI << 16, XR3_CONFIG_BASE + XR3PCI_BRIDGE_PCI_IDS);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* reset phy and root complex */
158*4882a593Smuzhiyun 	writel(JUNO_RESET_CTRL_PHY | JUNO_RESET_CTRL_RC,
159*4882a593Smuzhiyun 	       XR3_RESET_BASE + JUNO_RESET_CTRL);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	do {
162*4882a593Smuzhiyun 		mdelay(1);
163*4882a593Smuzhiyun 		val = readl(XR3_RESET_BASE + JUNO_RESET_STATUS);
164*4882a593Smuzhiyun 	} while (--timeout &&
165*4882a593Smuzhiyun 		(val & JUNO_RESET_STATUS_MASK) != JUNO_RESET_STATUS_MASK);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (!timeout) {
168*4882a593Smuzhiyun 		printf("PCI XR3 Root complex reset timed out\n");
169*4882a593Smuzhiyun 		return;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Wait for the link to train */
173*4882a593Smuzhiyun 	mdelay(20);
174*4882a593Smuzhiyun 	timeout = 20;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	do {
177*4882a593Smuzhiyun 		mdelay(1);
178*4882a593Smuzhiyun 		val = readl(XR3_CONFIG_BASE + XR3PCI_BASIC_STATUS);
179*4882a593Smuzhiyun 	} while (--timeout && !(val & XR3PCI_BS_LINK_MASK));
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (!(val & XR3PCI_BS_LINK_MASK)) {
182*4882a593Smuzhiyun 		printf("Failed to negotiate a link!\n");
183*4882a593Smuzhiyun 		return;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	printf("PCIe XR3 Host Bridge enabled: x%d link (Gen %d)\n",
187*4882a593Smuzhiyun 	       val & XR3PCI_BS_LINK_MASK, (val & XR3PCI_BS_GEN_MASK) >> 8);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	xr3pci_setup_atr();
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
vexpress64_pcie_init(void)192*4882a593Smuzhiyun void vexpress64_pcie_init(void)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	xr3pci_init();
195*4882a593Smuzhiyun }
196