1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4*4882a593Smuzhiyun * Marius Groeger <mgroeger@sysgo.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2002
7*4882a593Smuzhiyun * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * (C) Copyright 2003
10*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
11*4882a593Smuzhiyun * Kshitij Gupta <Kshitij@ti.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * (C) Copyright 2004
14*4882a593Smuzhiyun * ARM Ltd.
15*4882a593Smuzhiyun * Philippe Robin, <philippe.robin@arm.com>
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <malloc.h>
21*4882a593Smuzhiyun #include <errno.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/mach-types.h>
25*4882a593Smuzhiyun #include <asm/arch/systimer.h>
26*4882a593Smuzhiyun #include <asm/arch/sysctrl.h>
27*4882a593Smuzhiyun #include <asm/arch/wdt.h>
28*4882a593Smuzhiyun #include "../drivers/mmc/arm_pl180_mmci.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct systimer *systimer_base = (struct systimer *)V2M_TIMER01;
31*4882a593Smuzhiyun static struct sysctrl *sysctrl_base = (struct sysctrl *)SCTL_BASE;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static void flash__init(void);
34*4882a593Smuzhiyun static void vexpress_timer_init(void);
35*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #if defined(CONFIG_SHOW_BOOT_PROGRESS)
show_boot_progress(int progress)38*4882a593Smuzhiyun void show_boot_progress(int progress)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun printf("Boot reached stage %d\n", progress);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
delay(ulong loops)44*4882a593Smuzhiyun static inline void delay(ulong loops)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun __asm__ volatile ("1:\n"
47*4882a593Smuzhiyun "subs %0, %1, #1\n"
48*4882a593Smuzhiyun "bne 1b" : "=r" (loops) : "0" (loops));
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
board_init(void)51*4882a593Smuzhiyun int board_init(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
54*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_VEXPRESS;
55*4882a593Smuzhiyun gd->flags = 0;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun icache_enable();
58*4882a593Smuzhiyun flash__init();
59*4882a593Smuzhiyun vexpress_timer_init();
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
board_eth_init(bd_t * bis)64*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int rc = 0;
67*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
68*4882a593Smuzhiyun rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun return rc;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
cpu_mmc_init(bd_t * bis)73*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int rc = 0;
76*4882a593Smuzhiyun (void) bis;
77*4882a593Smuzhiyun #ifdef CONFIG_ARM_PL180_MMCI
78*4882a593Smuzhiyun struct pl180_mmc_host *host;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun host = malloc(sizeof(struct pl180_mmc_host));
81*4882a593Smuzhiyun if (!host)
82*4882a593Smuzhiyun return -ENOMEM;
83*4882a593Smuzhiyun memset(host, 0, sizeof(*host));
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun strcpy(host->name, "MMC");
86*4882a593Smuzhiyun host->base = (struct sdi_registers *)CONFIG_ARM_PL180_MMCI_BASE;
87*4882a593Smuzhiyun host->pwr_init = INIT_PWR;
88*4882a593Smuzhiyun host->clkdiv_init = SDI_CLKCR_CLKDIV_INIT_V1 | SDI_CLKCR_CLKEN;
89*4882a593Smuzhiyun host->voltages = VOLTAGE_WINDOW_MMC;
90*4882a593Smuzhiyun host->caps = 0;
91*4882a593Smuzhiyun host->clock_in = ARM_MCLK;
92*4882a593Smuzhiyun host->clock_min = ARM_MCLK / (2 * (SDI_CLKCR_CLKDIV_INIT_V1 + 1));
93*4882a593Smuzhiyun host->clock_max = CONFIG_ARM_PL180_MMCI_CLOCK_FREQ;
94*4882a593Smuzhiyun rc = arm_pl180_mmci_init(host);
95*4882a593Smuzhiyun #endif
96*4882a593Smuzhiyun return rc;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
flash__init(void)99*4882a593Smuzhiyun static void flash__init(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun /* Setup the sytem control register to allow writing to flash */
102*4882a593Smuzhiyun writel(readl(&sysctrl_base->scflashctrl) | VEXPRESS_FLASHPROG_FLVPPEN,
103*4882a593Smuzhiyun &sysctrl_base->scflashctrl);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
dram_init(void)106*4882a593Smuzhiyun int dram_init(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun gd->ram_size =
109*4882a593Smuzhiyun get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, PHYS_SDRAM_1_SIZE);
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
dram_init_banksize(void)113*4882a593Smuzhiyun int dram_init_banksize(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
116*4882a593Smuzhiyun gd->bd->bi_dram[0].size =
117*4882a593Smuzhiyun get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
118*4882a593Smuzhiyun gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
119*4882a593Smuzhiyun gd->bd->bi_dram[1].size =
120*4882a593Smuzhiyun get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Start timer:
127*4882a593Smuzhiyun * Setup a 32 bit timer, running at 1KHz
128*4882a593Smuzhiyun * Versatile Express Motherboard provides 1 MHz timer
129*4882a593Smuzhiyun */
vexpress_timer_init(void)130*4882a593Smuzhiyun static void vexpress_timer_init(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Set clock frequency in system controller:
134*4882a593Smuzhiyun * VEXPRESS_REFCLK is 32KHz
135*4882a593Smuzhiyun * VEXPRESS_TIMCLK is 1MHz
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun writel(SP810_TIMER0_ENSEL | SP810_TIMER1_ENSEL |
138*4882a593Smuzhiyun SP810_TIMER2_ENSEL | SP810_TIMER3_ENSEL |
139*4882a593Smuzhiyun readl(&sysctrl_base->scctrl), &sysctrl_base->scctrl);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Set Timer0 to be:
143*4882a593Smuzhiyun * Enabled, free running, no interrupt, 32-bit, wrapping
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun writel(SYSTIMER_RELOAD, &systimer_base->timer0load);
146*4882a593Smuzhiyun writel(SYSTIMER_RELOAD, &systimer_base->timer0value);
147*4882a593Smuzhiyun writel(SYSTIMER_EN | SYSTIMER_32BIT |
148*4882a593Smuzhiyun readl(&systimer_base->timer0control),
149*4882a593Smuzhiyun &systimer_base->timer0control);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
v2m_cfg_write(u32 devfn,u32 data)152*4882a593Smuzhiyun int v2m_cfg_write(u32 devfn, u32 data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun /* Configuration interface broken? */
155*4882a593Smuzhiyun u32 val;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun devfn |= SYS_CFG_START | SYS_CFG_WRITE;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun val = readl(V2M_SYS_CFGSTAT);
160*4882a593Smuzhiyun writel(val & ~SYS_CFG_COMPLETE, V2M_SYS_CFGSTAT);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun writel(data, V2M_SYS_CFGDATA);
163*4882a593Smuzhiyun writel(devfn, V2M_SYS_CFGCTRL);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun do {
166*4882a593Smuzhiyun val = readl(V2M_SYS_CFGSTAT);
167*4882a593Smuzhiyun } while (val == 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return !!(val & SYS_CFG_ERR);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Use the ARM Watchdog System to cause reset */
reset_cpu(ulong addr)173*4882a593Smuzhiyun void reset_cpu(ulong addr)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun if (v2m_cfg_write(SYS_CFG_REBOOT | SYS_CFG_SITE_MB, 0))
176*4882a593Smuzhiyun printf("Unable to reboot\n");
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
lowlevel_init(void)179*4882a593Smuzhiyun void lowlevel_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
get_board_rev(void)183*4882a593Smuzhiyun ulong get_board_rev(void){
184*4882a593Smuzhiyun return readl((u32 *)SYS_ID);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #ifdef CONFIG_ARMV7_NONSEC
188*4882a593Smuzhiyun /* Setting the address at which secondary cores start from.
189*4882a593Smuzhiyun * Versatile Express uses one address for all cores, so ignore corenr
190*4882a593Smuzhiyun */
smp_set_core_boot_addr(unsigned long addr,int corenr)191*4882a593Smuzhiyun void smp_set_core_boot_addr(unsigned long addr, int corenr)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun /* The SYSFLAGS register on VExpress needs to be cleared first
194*4882a593Smuzhiyun * by writing to the next address, since any writes to the address
195*4882a593Smuzhiyun * at offset 0 will only be ORed in
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun writel(~0, CONFIG_SYSFLAGS_ADDR + 4);
198*4882a593Smuzhiyun writel(addr, CONFIG_SYSFLAGS_ADDR);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun #endif
201