xref: /OK3568_Linux_fs/u-boot/board/armltd/integrator/pci_v3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  arch/arm/include/asm/hardware/pci_v3.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Internal header file PCI V3 chip
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  Copyright (C) ARM Limited
7*4882a593Smuzhiyun  *  Copyright (C) 2000-2001 Deep Blue Solutions Ltd.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef ASM_ARM_HARDWARE_PCI_V3_H
12*4882a593Smuzhiyun #define ASM_ARM_HARDWARE_PCI_V3_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* -------------------------------------------------------------------------------
15*4882a593Smuzhiyun  *  V3 Local Bus to PCI Bridge definitions
16*4882a593Smuzhiyun  * -------------------------------------------------------------------------------
17*4882a593Smuzhiyun  *  Registers (these are taken from page 129 of the EPC User's Manual Rev 1.04
18*4882a593Smuzhiyun  *  All V3 register names are prefaced by V3_ to avoid clashing with any other
19*4882a593Smuzhiyun  *  PCI definitions.  Their names match the user's manual.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *  I'm assuming that I20 is disabled.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #define V3_PCI_VENDOR                   0x00000000
25*4882a593Smuzhiyun #define V3_PCI_DEVICE                   0x00000002
26*4882a593Smuzhiyun #define V3_PCI_CMD                      0x00000004
27*4882a593Smuzhiyun #define V3_PCI_STAT                     0x00000006
28*4882a593Smuzhiyun #define V3_PCI_CC_REV                   0x00000008
29*4882a593Smuzhiyun #define V3_PCI_HDR_CFG                  0x0000000C
30*4882a593Smuzhiyun #define V3_PCI_IO_BASE                  0x00000010
31*4882a593Smuzhiyun #define V3_PCI_BASE0                    0x00000014
32*4882a593Smuzhiyun #define V3_PCI_BASE1                    0x00000018
33*4882a593Smuzhiyun #define V3_PCI_SUB_VENDOR               0x0000002C
34*4882a593Smuzhiyun #define V3_PCI_SUB_ID                   0x0000002E
35*4882a593Smuzhiyun #define V3_PCI_ROM                      0x00000030
36*4882a593Smuzhiyun #define V3_PCI_BPARAM                   0x0000003C
37*4882a593Smuzhiyun #define V3_PCI_MAP0                     0x00000040
38*4882a593Smuzhiyun #define V3_PCI_MAP1                     0x00000044
39*4882a593Smuzhiyun #define V3_PCI_INT_STAT                 0x00000048
40*4882a593Smuzhiyun #define V3_PCI_INT_CFG                  0x0000004C
41*4882a593Smuzhiyun #define V3_LB_BASE0                     0x00000054
42*4882a593Smuzhiyun #define V3_LB_BASE1                     0x00000058
43*4882a593Smuzhiyun #define V3_LB_MAP0                      0x0000005E
44*4882a593Smuzhiyun #define V3_LB_MAP1                      0x00000062
45*4882a593Smuzhiyun #define V3_LB_BASE2                     0x00000064
46*4882a593Smuzhiyun #define V3_LB_MAP2                      0x00000066
47*4882a593Smuzhiyun #define V3_LB_SIZE                      0x00000068
48*4882a593Smuzhiyun #define V3_LB_IO_BASE                   0x0000006E
49*4882a593Smuzhiyun #define V3_FIFO_CFG                     0x00000070
50*4882a593Smuzhiyun #define V3_FIFO_PRIORITY                0x00000072
51*4882a593Smuzhiyun #define V3_FIFO_STAT                    0x00000074
52*4882a593Smuzhiyun #define V3_LB_ISTAT                     0x00000076
53*4882a593Smuzhiyun #define V3_LB_IMASK                     0x00000077
54*4882a593Smuzhiyun #define V3_SYSTEM                       0x00000078
55*4882a593Smuzhiyun #define V3_LB_CFG                       0x0000007A
56*4882a593Smuzhiyun #define V3_PCI_CFG                      0x0000007C
57*4882a593Smuzhiyun #define V3_DMA_PCI_ADR0                 0x00000080
58*4882a593Smuzhiyun #define V3_DMA_PCI_ADR1                 0x00000090
59*4882a593Smuzhiyun #define V3_DMA_LOCAL_ADR0               0x00000084
60*4882a593Smuzhiyun #define V3_DMA_LOCAL_ADR1               0x00000094
61*4882a593Smuzhiyun #define V3_DMA_LENGTH0                  0x00000088
62*4882a593Smuzhiyun #define V3_DMA_LENGTH1                  0x00000098
63*4882a593Smuzhiyun #define V3_DMA_CSR0                     0x0000008B
64*4882a593Smuzhiyun #define V3_DMA_CSR1                     0x0000009B
65*4882a593Smuzhiyun #define V3_DMA_CTLB_ADR0                0x0000008C
66*4882a593Smuzhiyun #define V3_DMA_CTLB_ADR1                0x0000009C
67*4882a593Smuzhiyun #define V3_DMA_DELAY                    0x000000E0
68*4882a593Smuzhiyun #define V3_MAIL_DATA                    0x000000C0
69*4882a593Smuzhiyun #define V3_PCI_MAIL_IEWR                0x000000D0
70*4882a593Smuzhiyun #define V3_PCI_MAIL_IERD                0x000000D2
71*4882a593Smuzhiyun #define V3_LB_MAIL_IEWR                 0x000000D4
72*4882a593Smuzhiyun #define V3_LB_MAIL_IERD                 0x000000D6
73*4882a593Smuzhiyun #define V3_MAIL_WR_STAT                 0x000000D8
74*4882a593Smuzhiyun #define V3_MAIL_RD_STAT                 0x000000DA
75*4882a593Smuzhiyun #define V3_QBA_MAP                      0x000000DC
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*  PCI COMMAND REGISTER bits
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define V3_COMMAND_M_FBB_EN             (1 << 9)
80*4882a593Smuzhiyun #define V3_COMMAND_M_SERR_EN            (1 << 8)
81*4882a593Smuzhiyun #define V3_COMMAND_M_PAR_EN             (1 << 6)
82*4882a593Smuzhiyun #define V3_COMMAND_M_MASTER_EN          (1 << 2)
83*4882a593Smuzhiyun #define V3_COMMAND_M_MEM_EN             (1 << 1)
84*4882a593Smuzhiyun #define V3_COMMAND_M_IO_EN              (1 << 0)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /*  SYSTEM REGISTER bits
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun #define V3_SYSTEM_M_RST_OUT             (1 << 15)
89*4882a593Smuzhiyun #define V3_SYSTEM_M_LOCK                (1 << 14)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*  PCI_CFG bits
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun #define V3_PCI_CFG_M_I2O_EN		(1 << 15)
94*4882a593Smuzhiyun #define V3_PCI_CFG_M_IO_REG_DIS		(1 << 14)
95*4882a593Smuzhiyun #define V3_PCI_CFG_M_IO_DIS		(1 << 13)
96*4882a593Smuzhiyun #define V3_PCI_CFG_M_EN3V		(1 << 12)
97*4882a593Smuzhiyun #define V3_PCI_CFG_M_RETRY_EN           (1 << 10)
98*4882a593Smuzhiyun #define V3_PCI_CFG_M_AD_LOW1            (1 << 9)
99*4882a593Smuzhiyun #define V3_PCI_CFG_M_AD_LOW0            (1 << 8)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /*  PCI_BASE register bits (PCI -> Local Bus)
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define V3_PCI_BASE_M_ADR_BASE          0xFFF00000
104*4882a593Smuzhiyun #define V3_PCI_BASE_M_ADR_BASEL         0x000FFF00
105*4882a593Smuzhiyun #define V3_PCI_BASE_M_PREFETCH          (1 << 3)
106*4882a593Smuzhiyun #define V3_PCI_BASE_M_TYPE              (3 << 1)
107*4882a593Smuzhiyun #define V3_PCI_BASE_M_IO                (1 << 0)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /*  PCI MAP register bits (PCI -> Local bus)
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define V3_PCI_MAP_M_MAP_ADR            0xFFF00000
112*4882a593Smuzhiyun #define V3_PCI_MAP_M_RD_POST_INH        (1 << 15)
113*4882a593Smuzhiyun #define V3_PCI_MAP_M_ROM_SIZE           (3 << 10)
114*4882a593Smuzhiyun #define V3_PCI_MAP_M_SWAP               (3 << 8)
115*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE           0x000000F0
116*4882a593Smuzhiyun #define V3_PCI_MAP_M_REG_EN             (1 << 1)
117*4882a593Smuzhiyun #define V3_PCI_MAP_M_ENABLE             (1 << 0)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_1MB	(0 << 4)
120*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_2MB	(1 << 4)
121*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_4MB	(2 << 4)
122*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_8MB	(3 << 4)
123*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_16MB	(4 << 4)
124*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_32MB	(5 << 4)
125*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_64MB	(6 << 4)
126*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_128MB	(7 << 4)
127*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_256MB	(8 << 4)
128*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_512MB	(9 << 4)
129*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_1GB	(10 << 4)
130*4882a593Smuzhiyun #define V3_PCI_MAP_M_ADR_SIZE_2GB	(11 << 4)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  *  LB_BASE0,1 register bits (Local bus -> PCI)
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun #define V3_LB_BASE_ADR_BASE		0xfff00000
136*4882a593Smuzhiyun #define V3_LB_BASE_SWAP			(3 << 8)
137*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE		(15 << 4)
138*4882a593Smuzhiyun #define V3_LB_BASE_PREFETCH		(1 << 3)
139*4882a593Smuzhiyun #define V3_LB_BASE_ENABLE		(1 << 0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_1MB		(0 << 4)
142*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_2MB		(1 << 4)
143*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_4MB		(2 << 4)
144*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_8MB		(3 << 4)
145*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_16MB	(4 << 4)
146*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_32MB	(5 << 4)
147*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_64MB	(6 << 4)
148*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_128MB	(7 << 4)
149*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_256MB	(8 << 4)
150*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_512MB	(9 << 4)
151*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_1GB		(10 << 4)
152*4882a593Smuzhiyun #define V3_LB_BASE_ADR_SIZE_2GB		(11 << 4)
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define v3_addr_to_lb_base(a)	((a) & V3_LB_BASE_ADR_BASE)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  *  LB_MAP0,1 register bits (Local bus -> PCI)
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun #define V3_LB_MAP_MAP_ADR		0xfff0
160*4882a593Smuzhiyun #define V3_LB_MAP_TYPE			(7 << 1)
161*4882a593Smuzhiyun #define V3_LB_MAP_AD_LOW_EN		(1 << 0)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_IACK		(0 << 1)
164*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_IO		(1 << 1)
165*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_MEM		(3 << 1)
166*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_CONFIG		(5 << 1)
167*4882a593Smuzhiyun #define V3_LB_MAP_TYPE_MEM_MULTIPLE	(6 << 1)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* PCI MAP register bits (PCI -> Local bus) */
170*4882a593Smuzhiyun #define v3_addr_to_lb_map(a)	(((a) >> 16) & V3_LB_MAP_MAP_ADR)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  *  LB_BASE2 register bits (Local bus -> PCI IO)
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define V3_LB_BASE2_ADR_BASE		0xff00
176*4882a593Smuzhiyun #define V3_LB_BASE2_SWAP		(3 << 6)
177*4882a593Smuzhiyun #define V3_LB_BASE2_ENABLE		(1 << 0)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define v3_addr_to_lb_base2(a)	(((a) >> 16) & V3_LB_BASE2_ADR_BASE)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  *  LB_MAP2 register bits (Local bus -> PCI IO)
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define V3_LB_MAP2_MAP_ADR		0xff00
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define v3_addr_to_lb_map2(a)	(((a) >> 16) & V3_LB_MAP2_MAP_ADR)
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #endif
189