1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4*4882a593Smuzhiyun * Marius Groeger <mgroeger@sysgo.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2002
7*4882a593Smuzhiyun * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * (C) Copyright 2003
10*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
11*4882a593Smuzhiyun * Kshitij Gupta <Kshitij@ti.com>
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * (C) Copyright 2004
14*4882a593Smuzhiyun * ARM Ltd.
15*4882a593Smuzhiyun * Philippe Robin, <philippe.robin@arm.com>
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * (C) Copyright 2011
18*4882a593Smuzhiyun * Linaro
19*4882a593Smuzhiyun * Linus Walleij <linus.walleij@linaro.org>
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #include <common.h>
24*4882a593Smuzhiyun #include <pci.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include "integrator-sc.h"
27*4882a593Smuzhiyun #include "pci_v3.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define INTEGRATOR_BOOT_ROM_BASE 0x20000000
30*4882a593Smuzhiyun #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * These are in the physical addresses on the CPU side, i.e.
34*4882a593Smuzhiyun * where we read and write stuff - you don't want to try to
35*4882a593Smuzhiyun * move these around
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define PHYS_PCI_MEM_BASE 0x40000000
38*4882a593Smuzhiyun #define PHYS_PCI_IO_BASE 0x60000000 /* PCI I/O space base */
39*4882a593Smuzhiyun #define PHYS_PCI_CONFIG_BASE 0x61000000
40*4882a593Smuzhiyun #define PHYS_PCI_V3_BASE 0x62000000 /* V360EPC registers */
41*4882a593Smuzhiyun #define SZ_256M 0x10000000
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * These are in the PCI BUS address space
45*4882a593Smuzhiyun * Set to 0x00000000 in the Linux kernel, 0x40000000 in Boot monitor
46*4882a593Smuzhiyun * we follow the example of the kernel, because that is the address
47*4882a593Smuzhiyun * range that devices actually use - what would they be doing at
48*4882a593Smuzhiyun * 0x40000000?
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #define PCI_BUS_NONMEM_START 0x00000000
51*4882a593Smuzhiyun #define PCI_BUS_NONMEM_SIZE SZ_256M
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PCI_BUS_PREMEM_START (PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE)
54*4882a593Smuzhiyun #define PCI_BUS_PREMEM_SIZE SZ_256M
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #if PCI_BUS_NONMEM_START & 0x000fffff
57*4882a593Smuzhiyun #error PCI_BUS_NONMEM_START must be megabyte aligned
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun #if PCI_BUS_PREMEM_START & 0x000fffff
60*4882a593Smuzhiyun #error PCI_BUS_PREMEM_START must be megabyte aligned
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Initialize PCI Devices, report devices found.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
68*4882a593Smuzhiyun #define PCI_ENET0_IOADDR 0x60000000 /* First card in PCI I/O space */
69*4882a593Smuzhiyun #define PCI_ENET0_MEMADDR 0x40000000 /* First card in PCI memory space */
70*4882a593Smuzhiyun static struct pci_config_table pci_integrator_config_table[] = {
71*4882a593Smuzhiyun { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x0f, PCI_ANY_ID,
72*4882a593Smuzhiyun pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
73*4882a593Smuzhiyun PCI_ENET0_MEMADDR,
74*4882a593Smuzhiyun PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }},
75*4882a593Smuzhiyun { }
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun #endif /* CONFIG_PCI_PNP */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* V3 access routines */
80*4882a593Smuzhiyun #define v3_writeb(o, v) __raw_writeb(v, PHYS_PCI_V3_BASE + (unsigned int)(o))
81*4882a593Smuzhiyun #define v3_readb(o) (__raw_readb(PHYS_PCI_V3_BASE + (unsigned int)(o)))
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define v3_writew(o, v) __raw_writew(v, PHYS_PCI_V3_BASE + (unsigned int)(o))
84*4882a593Smuzhiyun #define v3_readw(o) (__raw_readw(PHYS_PCI_V3_BASE + (unsigned int)(o)))
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define v3_writel(o, v) __raw_writel(v, PHYS_PCI_V3_BASE + (unsigned int)(o))
87*4882a593Smuzhiyun #define v3_readl(o) (__raw_readl(PHYS_PCI_V3_BASE + (unsigned int)(o)))
88*4882a593Smuzhiyun
v3_open_config_window(pci_dev_t bdf,int offset)89*4882a593Smuzhiyun static unsigned long v3_open_config_window(pci_dev_t bdf, int offset)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun unsigned int address, mapaddress;
92*4882a593Smuzhiyun unsigned int busnr = PCI_BUS(bdf);
93*4882a593Smuzhiyun unsigned int devfn = PCI_FUNC(bdf);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * Trap out illegal values
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun if (offset > 255)
99*4882a593Smuzhiyun BUG();
100*4882a593Smuzhiyun if (busnr > 255)
101*4882a593Smuzhiyun BUG();
102*4882a593Smuzhiyun if (devfn > 255)
103*4882a593Smuzhiyun BUG();
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (busnr == 0) {
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Linux calls the thing U-Boot calls "DEV" "SLOT"
108*4882a593Smuzhiyun * instead, but it's the same 5 bits
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun int slot = PCI_DEV(bdf);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun * local bus segment so need a type 0 config cycle
114*4882a593Smuzhiyun *
115*4882a593Smuzhiyun * build the PCI configuration "address" with one-hot in
116*4882a593Smuzhiyun * A31-A11
117*4882a593Smuzhiyun *
118*4882a593Smuzhiyun * mapaddress:
119*4882a593Smuzhiyun * 3:1 = config cycle (101)
120*4882a593Smuzhiyun * 0 = PCI A1 & A0 are 0 (0)
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun address = PCI_FUNC(bdf) << 8;
123*4882a593Smuzhiyun mapaddress = V3_LB_MAP_TYPE_CONFIG;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (slot > 12)
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * high order bits are handled by the MAP register
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun mapaddress |= 1 << (slot - 5);
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * low order bits handled directly in the address
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun address |= 1 << (slot + 11);
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * not the local bus segment so need a type 1 config cycle
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * address:
140*4882a593Smuzhiyun * 23:16 = bus number
141*4882a593Smuzhiyun * 15:11 = slot number (7:3 of devfn)
142*4882a593Smuzhiyun * 10:8 = func number (2:0 of devfn)
143*4882a593Smuzhiyun *
144*4882a593Smuzhiyun * mapaddress:
145*4882a593Smuzhiyun * 3:1 = config cycle (101)
146*4882a593Smuzhiyun * 0 = PCI A1 & A0 from host bus (1)
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun mapaddress = V3_LB_MAP_TYPE_CONFIG | V3_LB_MAP_AD_LOW_EN;
149*4882a593Smuzhiyun address = (busnr << 16) | (devfn << 8);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * Set up base0 to see all 512Mbytes of memory space (not
154*4882a593Smuzhiyun * prefetchable), this frees up base1 for re-use by
155*4882a593Smuzhiyun * configuration memory
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
158*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_512MB | V3_LB_BASE_ENABLE);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * Set up base1/map1 to point into configuration space.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_CONFIG_BASE) |
164*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_16MB | V3_LB_BASE_ENABLE);
165*4882a593Smuzhiyun v3_writew(V3_LB_MAP1, mapaddress);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return PHYS_PCI_CONFIG_BASE + address + offset;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
v3_close_config_window(void)170*4882a593Smuzhiyun static void v3_close_config_window(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Reassign base1 for use by prefetchable PCI memory
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
176*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
177*4882a593Smuzhiyun V3_LB_BASE_ENABLE);
178*4882a593Smuzhiyun v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
179*4882a593Smuzhiyun V3_LB_MAP_TYPE_MEM_MULTIPLE);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * And shrink base0 back to a 256M window (NOTE: MAP0 already correct)
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
185*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
pci_integrator_read_byte(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned char * val)188*4882a593Smuzhiyun static int pci_integrator_read_byte(struct pci_controller *hose, pci_dev_t bdf,
189*4882a593Smuzhiyun int offset, unsigned char *val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun unsigned long addr;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
194*4882a593Smuzhiyun *val = __raw_readb(addr);
195*4882a593Smuzhiyun v3_close_config_window();
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
pci_integrator_read__word(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned short * val)199*4882a593Smuzhiyun static int pci_integrator_read__word(struct pci_controller *hose,
200*4882a593Smuzhiyun pci_dev_t bdf, int offset,
201*4882a593Smuzhiyun unsigned short *val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun unsigned long addr;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
206*4882a593Smuzhiyun *val = __raw_readw(addr);
207*4882a593Smuzhiyun v3_close_config_window();
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
pci_integrator_read_dword(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned int * val)211*4882a593Smuzhiyun static int pci_integrator_read_dword(struct pci_controller *hose,
212*4882a593Smuzhiyun pci_dev_t bdf, int offset,
213*4882a593Smuzhiyun unsigned int *val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun unsigned long addr;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
218*4882a593Smuzhiyun *val = __raw_readl(addr);
219*4882a593Smuzhiyun v3_close_config_window();
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
pci_integrator_write_byte(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned char val)223*4882a593Smuzhiyun static int pci_integrator_write_byte(struct pci_controller *hose,
224*4882a593Smuzhiyun pci_dev_t bdf, int offset,
225*4882a593Smuzhiyun unsigned char val)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned long addr;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
230*4882a593Smuzhiyun __raw_writeb((u8)val, addr);
231*4882a593Smuzhiyun __raw_readb(addr);
232*4882a593Smuzhiyun v3_close_config_window();
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
pci_integrator_write_word(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned short val)236*4882a593Smuzhiyun static int pci_integrator_write_word(struct pci_controller *hose,
237*4882a593Smuzhiyun pci_dev_t bdf, int offset,
238*4882a593Smuzhiyun unsigned short val)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun unsigned long addr;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
243*4882a593Smuzhiyun __raw_writew((u8)val, addr);
244*4882a593Smuzhiyun __raw_readw(addr);
245*4882a593Smuzhiyun v3_close_config_window();
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
pci_integrator_write_dword(struct pci_controller * hose,pci_dev_t bdf,int offset,unsigned int val)249*4882a593Smuzhiyun static int pci_integrator_write_dword(struct pci_controller *hose,
250*4882a593Smuzhiyun pci_dev_t bdf, int offset,
251*4882a593Smuzhiyun unsigned int val)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun unsigned long addr;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun addr = v3_open_config_window(bdf, offset);
256*4882a593Smuzhiyun __raw_writel((u8)val, addr);
257*4882a593Smuzhiyun __raw_readl(addr);
258*4882a593Smuzhiyun v3_close_config_window();
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun struct pci_controller integrator_hose = {
263*4882a593Smuzhiyun #ifndef CONFIG_PCI_PNP
264*4882a593Smuzhiyun config_table: pci_integrator_config_table,
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
pci_init_board(void)268*4882a593Smuzhiyun void pci_init_board(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct pci_controller *hose = &integrator_hose;
271*4882a593Smuzhiyun u16 val;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* setting this register will take the V3 out of reset */
274*4882a593Smuzhiyun __raw_writel(SC_PCI_PCIEN, SC_PCI);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* Wait for 230 ms (from spec) before accessing any V3 registers */
277*4882a593Smuzhiyun mdelay(230);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Now write the Base I/O Address Word to PHYS_PCI_V3_BASE + 0x6E */
280*4882a593Smuzhiyun v3_writew(V3_LB_IO_BASE, (PHYS_PCI_V3_BASE >> 16));
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Wait for the mailbox to settle */
283*4882a593Smuzhiyun do {
284*4882a593Smuzhiyun v3_writeb(V3_MAIL_DATA, 0xAA);
285*4882a593Smuzhiyun v3_writeb(V3_MAIL_DATA + 4, 0x55);
286*4882a593Smuzhiyun } while (v3_readb(V3_MAIL_DATA) != 0xAA ||
287*4882a593Smuzhiyun v3_readb(V3_MAIL_DATA + 4) != 0x55);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Make sure that V3 register access is not locked, if it is, unlock it */
290*4882a593Smuzhiyun if (v3_readw(V3_SYSTEM) & V3_SYSTEM_M_LOCK)
291*4882a593Smuzhiyun v3_writew(V3_SYSTEM, 0xA05F);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * Ensure that the slave accesses from PCI are disabled while we
295*4882a593Smuzhiyun * setup memory windows
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun val = v3_readw(V3_PCI_CMD);
298*4882a593Smuzhiyun val &= ~(V3_COMMAND_M_MEM_EN | V3_COMMAND_M_IO_EN);
299*4882a593Smuzhiyun v3_writew(V3_PCI_CMD, val);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* Clear RST_OUT to 0; keep the PCI bus in reset until we've finished */
302*4882a593Smuzhiyun val = v3_readw(V3_SYSTEM);
303*4882a593Smuzhiyun val &= ~V3_SYSTEM_M_RST_OUT;
304*4882a593Smuzhiyun v3_writew(V3_SYSTEM, val);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Make all accesses from PCI space retry until we're ready for them */
307*4882a593Smuzhiyun val = v3_readw(V3_PCI_CFG);
308*4882a593Smuzhiyun val |= V3_PCI_CFG_M_RETRY_EN;
309*4882a593Smuzhiyun v3_writew(V3_PCI_CFG, val);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * Set up any V3 PCI Configuration Registers that we absolutely have to.
313*4882a593Smuzhiyun * LB_CFG controls Local Bus protocol.
314*4882a593Smuzhiyun * Enable LocalBus byte strobes for READ accesses too.
315*4882a593Smuzhiyun * set bit 7 BE_IMODE and bit 6 BE_OMODE
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun val = v3_readw(V3_LB_CFG);
318*4882a593Smuzhiyun val |= 0x0C0;
319*4882a593Smuzhiyun v3_writew(V3_LB_CFG, val);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* PCI_CMD controls overall PCI operation. Enable PCI bus master. */
322*4882a593Smuzhiyun val = v3_readw(V3_PCI_CMD);
323*4882a593Smuzhiyun val |= V3_COMMAND_M_MASTER_EN;
324*4882a593Smuzhiyun v3_writew(V3_PCI_CMD, val);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * PCI_MAP0 controls where the PCI to CPU memory window is on
328*4882a593Smuzhiyun * Local Bus
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun v3_writel(V3_PCI_MAP0,
331*4882a593Smuzhiyun (INTEGRATOR_BOOT_ROM_BASE) | (V3_PCI_MAP_M_ADR_SIZE_512MB |
332*4882a593Smuzhiyun V3_PCI_MAP_M_REG_EN |
333*4882a593Smuzhiyun V3_PCI_MAP_M_ENABLE));
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* PCI_BASE0 is the PCI address of the start of the window */
336*4882a593Smuzhiyun v3_writel(V3_PCI_BASE0, INTEGRATOR_BOOT_ROM_BASE);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* PCI_MAP1 is LOCAL address of the start of the window */
339*4882a593Smuzhiyun v3_writel(V3_PCI_MAP1,
340*4882a593Smuzhiyun (INTEGRATOR_HDR0_SDRAM_BASE) | (V3_PCI_MAP_M_ADR_SIZE_1GB |
341*4882a593Smuzhiyun V3_PCI_MAP_M_REG_EN |
342*4882a593Smuzhiyun V3_PCI_MAP_M_ENABLE));
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* PCI_BASE1 is the PCI address of the start of the window */
345*4882a593Smuzhiyun v3_writel(V3_PCI_BASE1, INTEGRATOR_HDR0_SDRAM_BASE);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun * Set up memory the windows from local bus memory into PCI
349*4882a593Smuzhiyun * configuration, I/O and Memory regions.
350*4882a593Smuzhiyun * PCI I/O, LB_BASE2 and LB_MAP2 are used exclusively for this.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun v3_writew(V3_LB_BASE2,
353*4882a593Smuzhiyun v3_addr_to_lb_map(PHYS_PCI_IO_BASE) | V3_LB_BASE_ENABLE);
354*4882a593Smuzhiyun v3_writew(V3_LB_MAP2, 0);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* PCI Configuration, use LB_BASE1/LB_MAP1. */
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * PCI Memory use LB_BASE0/LB_MAP0 and LB_BASE1/LB_MAP1
360*4882a593Smuzhiyun * Map first 256Mbytes as non-prefetchable via BASE0/MAP0
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
363*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
364*4882a593Smuzhiyun v3_writew(V3_LB_MAP0,
365*4882a593Smuzhiyun v3_addr_to_lb_map(PCI_BUS_NONMEM_START) | V3_LB_MAP_TYPE_MEM);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Map second 256 Mbytes as prefetchable via BASE1/MAP1 */
368*4882a593Smuzhiyun v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
369*4882a593Smuzhiyun V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
370*4882a593Smuzhiyun V3_LB_BASE_ENABLE);
371*4882a593Smuzhiyun v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
372*4882a593Smuzhiyun V3_LB_MAP_TYPE_MEM_MULTIPLE);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Dump PCI to local address space mappings */
375*4882a593Smuzhiyun debug("LB_BASE0 = %08x\n", v3_readl(V3_LB_BASE0));
376*4882a593Smuzhiyun debug("LB_MAP0 = %04x\n", v3_readw(V3_LB_MAP0));
377*4882a593Smuzhiyun debug("LB_BASE1 = %08x\n", v3_readl(V3_LB_BASE1));
378*4882a593Smuzhiyun debug("LB_MAP1 = %04x\n", v3_readw(V3_LB_MAP1));
379*4882a593Smuzhiyun debug("LB_BASE2 = %04x\n", v3_readw(V3_LB_BASE2));
380*4882a593Smuzhiyun debug("LB_MAP2 = %04x\n", v3_readw(V3_LB_MAP2));
381*4882a593Smuzhiyun debug("LB_IO_BASE = %04x\n", v3_readw(V3_LB_IO_BASE));
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Allow accesses to PCI Configuration space and set up A1, A0 for
385*4882a593Smuzhiyun * type 1 config cycles
386*4882a593Smuzhiyun */
387*4882a593Smuzhiyun val = v3_readw(V3_PCI_CFG);
388*4882a593Smuzhiyun val &= ~(V3_PCI_CFG_M_RETRY_EN | V3_PCI_CFG_M_AD_LOW1);
389*4882a593Smuzhiyun val |= V3_PCI_CFG_M_AD_LOW0;
390*4882a593Smuzhiyun v3_writew(V3_PCI_CFG, val);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* now we can allow incoming PCI MEMORY accesses */
393*4882a593Smuzhiyun val = v3_readw(V3_PCI_CMD);
394*4882a593Smuzhiyun val |= V3_COMMAND_M_MEM_EN;
395*4882a593Smuzhiyun v3_writew(V3_PCI_CMD, val);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * Set RST_OUT to take the PCI bus is out of reset, PCI devices can
399*4882a593Smuzhiyun * now initialise.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun val = v3_readw(V3_SYSTEM);
402*4882a593Smuzhiyun val |= V3_SYSTEM_M_RST_OUT;
403*4882a593Smuzhiyun v3_writew(V3_SYSTEM, val);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Lock the V3 system register so that no one else can play with it */
406*4882a593Smuzhiyun val = v3_readw(V3_SYSTEM);
407*4882a593Smuzhiyun val |= V3_SYSTEM_M_LOCK;
408*4882a593Smuzhiyun v3_writew(V3_SYSTEM, val);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * Configure and register the PCI hose
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun hose->first_busno = 0;
414*4882a593Smuzhiyun hose->last_busno = 0xff;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* System memory space, window 0 256 MB non-prefetchable */
417*4882a593Smuzhiyun pci_set_region(hose->regions + 0,
418*4882a593Smuzhiyun PCI_BUS_NONMEM_START, PHYS_PCI_MEM_BASE,
419*4882a593Smuzhiyun SZ_256M,
420*4882a593Smuzhiyun PCI_REGION_MEM);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* System memory space, window 1 256 MB prefetchable */
423*4882a593Smuzhiyun pci_set_region(hose->regions + 1,
424*4882a593Smuzhiyun PCI_BUS_PREMEM_START, PHYS_PCI_MEM_BASE + SZ_256M,
425*4882a593Smuzhiyun SZ_256M,
426*4882a593Smuzhiyun PCI_REGION_MEM |
427*4882a593Smuzhiyun PCI_REGION_PREFETCH);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* PCI I/O space */
430*4882a593Smuzhiyun pci_set_region(hose->regions + 2,
431*4882a593Smuzhiyun 0x00000000, PHYS_PCI_IO_BASE, 0x01000000,
432*4882a593Smuzhiyun PCI_REGION_IO);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* PCI Memory - config space */
435*4882a593Smuzhiyun pci_set_region(hose->regions + 3,
436*4882a593Smuzhiyun 0x00000000, PHYS_PCI_CONFIG_BASE, 0x01000000,
437*4882a593Smuzhiyun PCI_REGION_MEM);
438*4882a593Smuzhiyun /* PCI V3 regs */
439*4882a593Smuzhiyun pci_set_region(hose->regions + 4,
440*4882a593Smuzhiyun 0x00000000, PHYS_PCI_V3_BASE, 0x01000000,
441*4882a593Smuzhiyun PCI_REGION_MEM);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun hose->region_count = 5;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun pci_set_ops(hose,
446*4882a593Smuzhiyun pci_integrator_read_byte,
447*4882a593Smuzhiyun pci_integrator_read__word,
448*4882a593Smuzhiyun pci_integrator_read_dword,
449*4882a593Smuzhiyun pci_integrator_write_byte,
450*4882a593Smuzhiyun pci_integrator_write_word,
451*4882a593Smuzhiyun pci_integrator_write_dword);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun pci_register_hose(hose);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun pciauto_config_init(hose);
456*4882a593Smuzhiyun pciauto_config_device(hose, 0);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun hose->last_busno = pci_hose_scan(hose);
459*4882a593Smuzhiyun }
460