xref: /OK3568_Linux_fs/u-boot/board/armadeus/apf27/apf27.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2008-2013 Eric Jarrige <eric.jarrige@armadeus.org>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:    GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __APF27_H
8*4882a593Smuzhiyun #define __APF27_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* FPGA program pin configuration */
11*4882a593Smuzhiyun #define ACFG_FPGA_PWR	(GPIO_PORTF | 19)	/* FPGA prog pin  */
12*4882a593Smuzhiyun #define ACFG_FPGA_PRG	(GPIO_PORTF | 11)	/* FPGA prog pin  */
13*4882a593Smuzhiyun #define ACFG_FPGA_CLK	(GPIO_PORTF | 15)	/* FPGA clk pin   */
14*4882a593Smuzhiyun #define ACFG_FPGA_RDATA	0xD6000000		/* FPGA data addr */
15*4882a593Smuzhiyun #define ACFG_FPGA_WDATA	0xD6000000		/* FPGA data addr */
16*4882a593Smuzhiyun #define ACFG_FPGA_INIT	(GPIO_PORTF | 12)	/* FPGA init pin  */
17*4882a593Smuzhiyun #define ACFG_FPGA_DONE	(GPIO_PORTF | 9)	/* FPGA done pin  */
18*4882a593Smuzhiyun #define ACFG_FPGA_RW	(GPIO_PORTF | 21)	/* FPGA done pin  */
19*4882a593Smuzhiyun #define ACFG_FPGA_CS	(GPIO_PORTF | 22)	/* FPGA done pin  */
20*4882a593Smuzhiyun #define ACFG_FPGA_SUSPEND (GPIO_PORTF | 10)	/* FPGA done pin  */
21*4882a593Smuzhiyun #define ACFG_FPGA_RESET	(GPIO_PORTF | 7)	/* FPGA done pin  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* MMC pin */
24*4882a593Smuzhiyun #define PC_PWRON	(GPIO_PORTF | 16)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * MPU CLOCK source before PLL
28*4882a593Smuzhiyun  * ACFG_CLK_FREQ (2/3 MPLL clock or ext 266 MHZ)
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun #define ACFG_MPCTL0_VAL		0x01EF15D5	/* 399.000 MHz */
31*4882a593Smuzhiyun #define ACFG_MPCTL1_VAL		0
32*4882a593Smuzhiyun #define CONFIG_MPLL_FREQ	399
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define ACFG_CLK_FREQ	(CONFIG_MPLL_FREQ*2/3) /* 266 MHz */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Serial clock source before PLL (should be named ACFG_SYSPLL_CLK_FREQ)*/
37*4882a593Smuzhiyun #define ACFG_SPCTL0_VAL		0x0475206F	/* 299.99937 MHz */
38*4882a593Smuzhiyun #define ACFG_SPCTL1_VAL		0
39*4882a593Smuzhiyun #define CONFIG_SPLL_FREQ	300		/* MHz */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* ARM bus frequency (have to be a CONFIG_MPLL_FREQ ratio) */
42*4882a593Smuzhiyun #define CONFIG_ARM_FREQ		399	/* up to 400 MHz */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* external bus frequency (have to be a ACFG_CLK_FREQ ratio) */
45*4882a593Smuzhiyun #define CONFIG_HCLK_FREQ	133	/* (ACFG_CLK_FREQ/2) */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CONFIG_PERIF1_FREQ	16	/* 16.625 MHz UART, GPT, PWM */
48*4882a593Smuzhiyun #define CONFIG_PERIF2_FREQ	33	/* 33.25 MHz CSPI and SDHC */
49*4882a593Smuzhiyun #define CONFIG_PERIF3_FREQ	33	/* 33.25 MHz LCD */
50*4882a593Smuzhiyun #define CONFIG_PERIF4_FREQ	33	/* 33.25 MHz CSI */
51*4882a593Smuzhiyun #define CONFIG_SSI1_FREQ	66	/* 66.50 MHz SSI1 */
52*4882a593Smuzhiyun #define CONFIG_SSI2_FREQ	66	/* 66.50 MHz SSI2 */
53*4882a593Smuzhiyun #define CONFIG_MSHC_FREQ	66	/* 66.50 MHz MSHC */
54*4882a593Smuzhiyun #define CONFIG_H264_FREQ	66	/* 66.50 MHz H264 */
55*4882a593Smuzhiyun #define CONFIG_CLK0_DIV		3	/* Divide CLK0 by 4 */
56*4882a593Smuzhiyun #define CONFIG_CLK0_EN		1	/* CLK0 enabled */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* external bus frequency (have to be a CONFIG_HCLK_FREQ ratio) */
59*4882a593Smuzhiyun #define CONFIG_NFC_FREQ		44	/* NFC Clock up to 44 MHz wh 133MHz */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* external serial bus frequency (have to be a CONFIG_SPLL_FREQ ratio) */
62*4882a593Smuzhiyun #define CONFIG_USB_FREQ		60	/* 60 MHz */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * SDRAM
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 64) /* micron MT46H16M32LF -6 */
68*4882a593Smuzhiyun /* micron 64MB */
69*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_COL		9  /* 8, 9, 10 or 11
70*4882a593Smuzhiyun 					    * column address bits
71*4882a593Smuzhiyun 					    */
72*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_ROW		13 /* 11, 12 or 13
73*4882a593Smuzhiyun 					    * row address bits
74*4882a593Smuzhiyun 					    */
75*4882a593Smuzhiyun #define ACFG_SDRAM_REFRESH		3  /* 0=OFF 1=2048
76*4882a593Smuzhiyun 					    * 2=4096 3=8192 refresh
77*4882a593Smuzhiyun 					    */
78*4882a593Smuzhiyun #define ACFG_SDRAM_EXIT_PWD		25 /* ns exit power
79*4882a593Smuzhiyun 					    * down delay
80*4882a593Smuzhiyun 					    */
81*4882a593Smuzhiyun #define ACFG_SDRAM_W2R_DELAY		1  /* write to read
82*4882a593Smuzhiyun 					    * cycle delay > 0
83*4882a593Smuzhiyun 					    */
84*4882a593Smuzhiyun #define ACFG_SDRAM_ROW_PRECHARGE_DELAY	18 /* ns */
85*4882a593Smuzhiyun #define ACFG_SDRAM_TMRD_DELAY		2  /* Load mode register
86*4882a593Smuzhiyun 					    * cycle delay 1..4
87*4882a593Smuzhiyun 					    */
88*4882a593Smuzhiyun #define ACFG_SDRAM_TWR_DELAY		1  /* LPDDR: 0=2ck 1=3ck
89*4882a593Smuzhiyun 					    * SDRAM: 0=1ck 1=2ck
90*4882a593Smuzhiyun 					    */
91*4882a593Smuzhiyun #define ACFG_SDRAM_RAS_DELAY		42 /* ns ACTIVE-to-PRECHARGE delay */
92*4882a593Smuzhiyun #define ACFG_SDRAM_RRD_DELAY		12 /* ns ACTIVE-to-ACTIVE delay */
93*4882a593Smuzhiyun #define ACFG_SDRAM_RCD_DELAY		18 /* ns Row to Column delay */
94*4882a593Smuzhiyun #define ACFG_SDRAM_RC_DELAY		70 /* ns Row cycle delay (tRFC
95*4882a593Smuzhiyun 					    * refresh to command)
96*4882a593Smuzhiyun 					    */
97*4882a593Smuzhiyun #define ACFG_SDRAM_CLOCK_CYCLE_CL_1	0 /* ns clock cycle time
98*4882a593Smuzhiyun 					   * estimated fo CL=1
99*4882a593Smuzhiyun 					   * 0=force 3 for lpddr
100*4882a593Smuzhiyun 					   */
101*4882a593Smuzhiyun #define ACFG_SDRAM_PARTIAL_ARRAY_SR	0  /* 0=full 1=half 2=quater
102*4882a593Smuzhiyun 					    * 3=Eighth 4=Sixteenth
103*4882a593Smuzhiyun 					    */
104*4882a593Smuzhiyun #define ACFG_SDRAM_DRIVE_STRENGH	0  /* 0=Full-strength 1=half
105*4882a593Smuzhiyun 					    * 2=quater 3=Eighth
106*4882a593Smuzhiyun 					    */
107*4882a593Smuzhiyun #define ACFG_SDRAM_BURST_LENGTH		3  /* 2^N BYTES (N=0..3) */
108*4882a593Smuzhiyun #define ACFG_SDRAM_SINGLE_ACCESS	0  /* 1= single access
109*4882a593Smuzhiyun 					    * 0 = Burst mode
110*4882a593Smuzhiyun 					    */
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 128)
114*4882a593Smuzhiyun /* micron 128MB */
115*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_COL		9  /* 8, 9, 10 or 11
116*4882a593Smuzhiyun 					    * column address bits
117*4882a593Smuzhiyun 					    */
118*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_ROW		14 /* 11, 12 or 13
119*4882a593Smuzhiyun 					    * row address bits
120*4882a593Smuzhiyun 					    */
121*4882a593Smuzhiyun #define ACFG_SDRAM_REFRESH		3  /* 0=OFF 1=2048
122*4882a593Smuzhiyun 					    * 2=4096 3=8192 refresh
123*4882a593Smuzhiyun 					    */
124*4882a593Smuzhiyun #define ACFG_SDRAM_EXIT_PWD		25 /* ns exit power
125*4882a593Smuzhiyun 					    * down delay
126*4882a593Smuzhiyun 					    */
127*4882a593Smuzhiyun #define ACFG_SDRAM_W2R_DELAY		1  /* write to read
128*4882a593Smuzhiyun 					    * cycle delay > 0
129*4882a593Smuzhiyun 					    */
130*4882a593Smuzhiyun #define ACFG_SDRAM_ROW_PRECHARGE_DELAY	18 /* ns */
131*4882a593Smuzhiyun #define ACFG_SDRAM_TMRD_DELAY		2  /* Load mode register
132*4882a593Smuzhiyun 					    * cycle delay 1..4
133*4882a593Smuzhiyun 					    */
134*4882a593Smuzhiyun #define ACFG_SDRAM_TWR_DELAY		1  /* LPDDR: 0=2ck 1=3ck
135*4882a593Smuzhiyun 					    * SDRAM: 0=1ck 1=2ck
136*4882a593Smuzhiyun 					    */
137*4882a593Smuzhiyun #define ACFG_SDRAM_RAS_DELAY		42 /* ns ACTIVE-to-PRECHARGE delay */
138*4882a593Smuzhiyun #define ACFG_SDRAM_RRD_DELAY		12 /* ns ACTIVE-to-ACTIVE delay */
139*4882a593Smuzhiyun #define ACFG_SDRAM_RCD_DELAY		18 /* ns Row to Column delay */
140*4882a593Smuzhiyun #define ACFG_SDRAM_RC_DELAY		70 /* ns Row cycle delay (tRFC
141*4882a593Smuzhiyun 					    * refresh to command)
142*4882a593Smuzhiyun 					    */
143*4882a593Smuzhiyun #define ACFG_SDRAM_CLOCK_CYCLE_CL_1	0 /* ns clock cycle time
144*4882a593Smuzhiyun 					   * estimated fo CL=1
145*4882a593Smuzhiyun 					   * 0=force 3 for lpddr
146*4882a593Smuzhiyun 					   */
147*4882a593Smuzhiyun #define ACFG_SDRAM_PARTIAL_ARRAY_SR	0  /* 0=full 1=half 2=quater
148*4882a593Smuzhiyun 					    * 3=Eighth 4=Sixteenth
149*4882a593Smuzhiyun 					    */
150*4882a593Smuzhiyun #define ACFG_SDRAM_DRIVE_STRENGH	0  /* 0=Full-strength 1=half
151*4882a593Smuzhiyun 					    * 2=quater 3=Eighth
152*4882a593Smuzhiyun 					    */
153*4882a593Smuzhiyun #define ACFG_SDRAM_BURST_LENGTH		3  /* 2^N BYTES (N=0..3) */
154*4882a593Smuzhiyun #define ACFG_SDRAM_SINGLE_ACCESS	0  /* 1= single access
155*4882a593Smuzhiyun 					    * 0 = Burst mode
156*4882a593Smuzhiyun 					    */
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #if (ACFG_SDRAM_MBYTE_SYZE == 256)
160*4882a593Smuzhiyun /* micron 256MB */
161*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_COL		10  /* 8, 9, 10 or 11
162*4882a593Smuzhiyun 					     * column address bits
163*4882a593Smuzhiyun 					     */
164*4882a593Smuzhiyun #define ACFG_SDRAM_NUM_ROW		14 /* 11, 12 or 13
165*4882a593Smuzhiyun 					    * row address bits
166*4882a593Smuzhiyun 					    */
167*4882a593Smuzhiyun #define ACFG_SDRAM_REFRESH		3  /* 0=OFF 1=2048
168*4882a593Smuzhiyun 					    * 2=4096 3=8192 refresh
169*4882a593Smuzhiyun 					    */
170*4882a593Smuzhiyun #define ACFG_SDRAM_EXIT_PWD		25 /* ns exit power
171*4882a593Smuzhiyun 					    * down delay
172*4882a593Smuzhiyun 					    */
173*4882a593Smuzhiyun #define ACFG_SDRAM_W2R_DELAY		1  /* write to read cycle
174*4882a593Smuzhiyun 					    * delay > 0
175*4882a593Smuzhiyun 					    */
176*4882a593Smuzhiyun #define ACFG_SDRAM_ROW_PRECHARGE_DELAY	18 /* ns */
177*4882a593Smuzhiyun #define ACFG_SDRAM_TMRD_DELAY		2  /* Load mode register
178*4882a593Smuzhiyun 					    * cycle delay 1..4
179*4882a593Smuzhiyun 					    */
180*4882a593Smuzhiyun #define ACFG_SDRAM_TWR_DELAY		1  /* LPDDR: 0=2ck 1=3ck
181*4882a593Smuzhiyun 					    * SDRAM: 0=1ck 1=2ck
182*4882a593Smuzhiyun 					    */
183*4882a593Smuzhiyun #define ACFG_SDRAM_RAS_DELAY		42 /* ns ACTIVE-to-PRECHARGE delay */
184*4882a593Smuzhiyun #define ACFG_SDRAM_RRD_DELAY		12 /* ns ACTIVE-to-ACTIVE delay */
185*4882a593Smuzhiyun #define ACFG_SDRAM_RCD_DELAY		18 /* ns Row to Column delay */
186*4882a593Smuzhiyun #define ACFG_SDRAM_RC_DELAY		70 /* ns Row cycle delay (tRFC
187*4882a593Smuzhiyun 					    * refresh to command)
188*4882a593Smuzhiyun 					    */
189*4882a593Smuzhiyun #define ACFG_SDRAM_CLOCK_CYCLE_CL_1	0 /* ns clock cycle time
190*4882a593Smuzhiyun 					   * estimated fo CL=1
191*4882a593Smuzhiyun 					   * 0=force 3 for lpddr
192*4882a593Smuzhiyun 					   */
193*4882a593Smuzhiyun #define ACFG_SDRAM_PARTIAL_ARRAY_SR	0  /* 0=full 1=half 2=quater
194*4882a593Smuzhiyun 					    * 3=Eighth 4=Sixteenth
195*4882a593Smuzhiyun 					    */
196*4882a593Smuzhiyun #define ACFG_SDRAM_DRIVE_STRENGH	0  /* 0=Full-strength
197*4882a593Smuzhiyun 					    * 1=half
198*4882a593Smuzhiyun 					    * 2=quater
199*4882a593Smuzhiyun 					    * 3=Eighth
200*4882a593Smuzhiyun 					    */
201*4882a593Smuzhiyun #define ACFG_SDRAM_BURST_LENGTH		3  /* 2^N BYTES (N=0..3) */
202*4882a593Smuzhiyun #define ACFG_SDRAM_SINGLE_ACCESS	0  /* 1= single access
203*4882a593Smuzhiyun 					    * 0 = Burst mode
204*4882a593Smuzhiyun 					    */
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * External interface
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * CSCRxU_VAL:
212*4882a593Smuzhiyun  * 31| x | x | x x |x x x x| x x | x | x  |x x x x|16
213*4882a593Smuzhiyun  *   |SP |WP | BCD |  BCS  | PSZ |PME|SYNC|  DOL  |
214*4882a593Smuzhiyun  *
215*4882a593Smuzhiyun  * 15| x x  | x x x x x x | x | x x x x | x x x x |0
216*4882a593Smuzhiyun  *   | CNC  |     WSC     |EW |   WWS   |   EDC   |
217*4882a593Smuzhiyun  *
218*4882a593Smuzhiyun  * CSCRxL_VAL:
219*4882a593Smuzhiyun  * 31|  x x x x  | x x x x  | x x x x  | x x x x  |16
220*4882a593Smuzhiyun  *   |    OEA    |   OEN    |   EBWA   |   EBWN   |
221*4882a593Smuzhiyun  * 15|x x x x| x |x x x |x x x x| x | x | x  | x  | 0
222*4882a593Smuzhiyun  *   |  CSA  |EBC| DSZ  |  CSN  |PSR|CRE|WRAP|CSEN|
223*4882a593Smuzhiyun  *
224*4882a593Smuzhiyun  * CSCRxA_VAL:
225*4882a593Smuzhiyun  * 31|  x x x x  | x x x x  | x x x x  | x x x x  |16
226*4882a593Smuzhiyun  *   |   EBRA    |   EBRN   |   RWA    |   RWN    |
227*4882a593Smuzhiyun  * 15| x | x x |x x x|x x|x x|x x| x | x | x  | x | 0
228*4882a593Smuzhiyun  *   |MUM| LAH | LBN |LBA|DWW|DCT|WWU|AGE|CNC2|FCE|
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* CS0 configuration for 16 bit nor flash */
232*4882a593Smuzhiyun #define ACFG_CS0U_VAL	0x0000CC03
233*4882a593Smuzhiyun #define ACFG_CS0L_VAL	0xa0330D01
234*4882a593Smuzhiyun #define ACFG_CS0A_VAL	0x00220800
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define ACFG_CS1U_VAL	0x00000f00
237*4882a593Smuzhiyun #define ACFG_CS1L_VAL	0x00000D01
238*4882a593Smuzhiyun #define ACFG_CS1A_VAL	0
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define ACFG_CS2U_VAL	0
241*4882a593Smuzhiyun #define ACFG_CS2L_VAL	0
242*4882a593Smuzhiyun #define ACFG_CS2A_VAL	0
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define ACFG_CS3U_VAL	0
245*4882a593Smuzhiyun #define ACFG_CS3L_VAL	0
246*4882a593Smuzhiyun #define ACFG_CS3A_VAL	0
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define ACFG_CS4U_VAL	0
249*4882a593Smuzhiyun #define ACFG_CS4L_VAL	0
250*4882a593Smuzhiyun #define ACFG_CS4A_VAL	0
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* FPGA 16 bit data bus */
253*4882a593Smuzhiyun #define ACFG_CS5U_VAL	0x00000600
254*4882a593Smuzhiyun #define ACFG_CS5L_VAL	0x00000D01
255*4882a593Smuzhiyun #define ACFG_CS5A_VAL	0
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define ACFG_EIM_VAL	0x00002200
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun  * FPGA specific settings
262*4882a593Smuzhiyun  */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* CLKO */
265*4882a593Smuzhiyun #define ACFG_CCSR_VAL 0x00000305
266*4882a593Smuzhiyun /* drive strength CLKO set to 2 */
267*4882a593Smuzhiyun #define ACFG_DSCR10_VAL 0x00020000
268*4882a593Smuzhiyun /* drive strength A1..A12 set to 2 */
269*4882a593Smuzhiyun #define ACFG_DSCR3_VAL 0x02AAAAA8
270*4882a593Smuzhiyun /* drive strength ctrl */
271*4882a593Smuzhiyun #define ACFG_DSCR7_VAL 0x00020880
272*4882a593Smuzhiyun /* drive strength data */
273*4882a593Smuzhiyun #define ACFG_DSCR2_VAL 0xAAAAAAAA
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun  * Default configuration for GPIOs and peripherals
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun #define ACFG_DDIR_A_VAL		0x00000000
280*4882a593Smuzhiyun #define ACFG_OCR1_A_VAL		0x00000000
281*4882a593Smuzhiyun #define ACFG_OCR2_A_VAL		0x00000000
282*4882a593Smuzhiyun #define ACFG_ICFA1_A_VAL	0xFFFFFFFF
283*4882a593Smuzhiyun #define ACFG_ICFA2_A_VAL	0xFFFFFFFF
284*4882a593Smuzhiyun #define ACFG_ICFB1_A_VAL	0xFFFFFFFF
285*4882a593Smuzhiyun #define ACFG_ICFB2_A_VAL	0xFFFFFFFF
286*4882a593Smuzhiyun #define ACFG_DR_A_VAL		0x00000000
287*4882a593Smuzhiyun #define ACFG_GIUS_A_VAL		0xFFFFFFFF
288*4882a593Smuzhiyun #define ACFG_ICR1_A_VAL		0x00000000
289*4882a593Smuzhiyun #define ACFG_ICR2_A_VAL		0x00000000
290*4882a593Smuzhiyun #define ACFG_IMR_A_VAL		0x00000000
291*4882a593Smuzhiyun #define ACFG_GPR_A_VAL		0x00000000
292*4882a593Smuzhiyun #define ACFG_PUEN_A_VAL		0xFFFFFFFF
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define ACFG_DDIR_B_VAL		0x00000000
295*4882a593Smuzhiyun #define ACFG_OCR1_B_VAL		0x00000000
296*4882a593Smuzhiyun #define ACFG_OCR2_B_VAL		0x00000000
297*4882a593Smuzhiyun #define ACFG_ICFA1_B_VAL	0xFFFFFFFF
298*4882a593Smuzhiyun #define ACFG_ICFA2_B_VAL	0xFFFFFFFF
299*4882a593Smuzhiyun #define ACFG_ICFB1_B_VAL	0xFFFFFFFF
300*4882a593Smuzhiyun #define ACFG_ICFB2_B_VAL	0xFFFFFFFF
301*4882a593Smuzhiyun #define ACFG_DR_B_VAL		0x00000000
302*4882a593Smuzhiyun #define ACFG_GIUS_B_VAL		0xFF3FFFF0
303*4882a593Smuzhiyun #define ACFG_ICR1_B_VAL		0x00000000
304*4882a593Smuzhiyun #define ACFG_ICR2_B_VAL		0x00000000
305*4882a593Smuzhiyun #define ACFG_IMR_B_VAL		0x00000000
306*4882a593Smuzhiyun #define ACFG_GPR_B_VAL		0x00000000
307*4882a593Smuzhiyun #define ACFG_PUEN_B_VAL		0xFFFFFFFF
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define ACFG_DDIR_C_VAL		0x00000000
310*4882a593Smuzhiyun #define ACFG_OCR1_C_VAL		0x00000000
311*4882a593Smuzhiyun #define ACFG_OCR2_C_VAL		0x00000000
312*4882a593Smuzhiyun #define ACFG_ICFA1_C_VAL	0xFFFFFFFF
313*4882a593Smuzhiyun #define ACFG_ICFA2_C_VAL	0xFFFFFFFF
314*4882a593Smuzhiyun #define ACFG_ICFB1_C_VAL	0xFFFFFFFF
315*4882a593Smuzhiyun #define ACFG_ICFB2_C_VAL	0xFFFFFFFF
316*4882a593Smuzhiyun #define ACFG_DR_C_VAL		0x00000000
317*4882a593Smuzhiyun #define ACFG_GIUS_C_VAL		0xFFFFC07F
318*4882a593Smuzhiyun #define ACFG_ICR1_C_VAL		0x00000000
319*4882a593Smuzhiyun #define ACFG_ICR2_C_VAL		0x00000000
320*4882a593Smuzhiyun #define ACFG_IMR_C_VAL		0x00000000
321*4882a593Smuzhiyun #define ACFG_GPR_C_VAL		0x00000000
322*4882a593Smuzhiyun #define ACFG_PUEN_C_VAL		0xFFFFFF87
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define ACFG_DDIR_D_VAL		0x00000000
325*4882a593Smuzhiyun #define ACFG_OCR1_D_VAL		0x00000000
326*4882a593Smuzhiyun #define ACFG_OCR2_D_VAL		0x00000000
327*4882a593Smuzhiyun #define ACFG_ICFA1_D_VAL	0xFFFFFFFF
328*4882a593Smuzhiyun #define ACFG_ICFA2_D_VAL	0xFFFFFFFF
329*4882a593Smuzhiyun #define ACFG_ICFB1_D_VAL	0xFFFFFFFF
330*4882a593Smuzhiyun #define ACFG_ICFB2_D_VAL	0xFFFFFFFF
331*4882a593Smuzhiyun #define ACFG_DR_D_VAL		0x00000000
332*4882a593Smuzhiyun #define ACFG_GIUS_D_VAL		0xFFFFFFFF
333*4882a593Smuzhiyun #define ACFG_ICR1_D_VAL		0x00000000
334*4882a593Smuzhiyun #define ACFG_ICR2_D_VAL		0x00000000
335*4882a593Smuzhiyun #define ACFG_IMR_D_VAL		0x00000000
336*4882a593Smuzhiyun #define ACFG_GPR_D_VAL		0x00000000
337*4882a593Smuzhiyun #define ACFG_PUEN_D_VAL		0xFFFFFFFF
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define ACFG_DDIR_E_VAL		0x00000000
340*4882a593Smuzhiyun #define ACFG_OCR1_E_VAL		0x00000000
341*4882a593Smuzhiyun #define ACFG_OCR2_E_VAL		0x00000000
342*4882a593Smuzhiyun #define ACFG_ICFA1_E_VAL	0xFFFFFFFF
343*4882a593Smuzhiyun #define ACFG_ICFA2_E_VAL	0xFFFFFFFF
344*4882a593Smuzhiyun #define ACFG_ICFB1_E_VAL	0xFFFFFFFF
345*4882a593Smuzhiyun #define ACFG_ICFB2_E_VAL	0xFFFFFFFF
346*4882a593Smuzhiyun #define ACFG_DR_E_VAL		0x00000000
347*4882a593Smuzhiyun #define ACFG_GIUS_E_VAL		0xFCFFCCF8
348*4882a593Smuzhiyun #define ACFG_ICR1_E_VAL		0x00000000
349*4882a593Smuzhiyun #define ACFG_ICR2_E_VAL		0x00000000
350*4882a593Smuzhiyun #define ACFG_IMR_E_VAL		0x00000000
351*4882a593Smuzhiyun #define ACFG_GPR_E_VAL		0x00000000
352*4882a593Smuzhiyun #define ACFG_PUEN_E_VAL		0xFFFFFFFF
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define ACFG_DDIR_F_VAL		0x00000000
355*4882a593Smuzhiyun #define ACFG_OCR1_F_VAL		0x00000000
356*4882a593Smuzhiyun #define ACFG_OCR2_F_VAL		0x00000000
357*4882a593Smuzhiyun #define ACFG_ICFA1_F_VAL	0xFFFFFFFF
358*4882a593Smuzhiyun #define ACFG_ICFA2_F_VAL	0xFFFFFFFF
359*4882a593Smuzhiyun #define ACFG_ICFB1_F_VAL	0xFFFFFFFF
360*4882a593Smuzhiyun #define ACFG_ICFB2_F_VAL	0xFFFFFFFF
361*4882a593Smuzhiyun #define ACFG_DR_F_VAL		0x00000000
362*4882a593Smuzhiyun #define ACFG_GIUS_F_VAL		0xFF7F8000
363*4882a593Smuzhiyun #define ACFG_ICR1_F_VAL		0x00000000
364*4882a593Smuzhiyun #define ACFG_ICR2_F_VAL		0x00000000
365*4882a593Smuzhiyun #define ACFG_IMR_F_VAL		0x00000000
366*4882a593Smuzhiyun #define ACFG_GPR_F_VAL		0x00000000
367*4882a593Smuzhiyun #define ACFG_PUEN_F_VAL		0xFFFFFFFF
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Enforce DDR signal strengh & enable USB/PP/DMA burst override bits */
370*4882a593Smuzhiyun #define ACFG_GPCR_VAL		0x0003000F
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define ACFG_ESDMISC_VAL	ESDMISC_LHD+ESDMISC_MDDREN
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* FMCR select num LPDDR RAMs and nand 16bits, 2KB pages */
375*4882a593Smuzhiyun #if (CONFIG_NR_DRAM_BANKS == 1)
376*4882a593Smuzhiyun #define ACFG_FMCR_VAL 0xFFFFFFF9
377*4882a593Smuzhiyun #elif (CONFIG_NR_DRAM_BANKS == 2)
378*4882a593Smuzhiyun #define ACFG_FMCR_VAL 0xFFFFFFFB
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #define ACFG_AIPI1_PSR0_VAL	0x20040304
382*4882a593Smuzhiyun #define ACFG_AIPI1_PSR1_VAL	0xDFFBFCFB
383*4882a593Smuzhiyun #define ACFG_AIPI2_PSR0_VAL	0x00000000
384*4882a593Smuzhiyun #define ACFG_AIPI2_PSR1_VAL	0xFFFFFFFF
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* PCCR enable DMA FEC I2C1 IIM SDHC1 */
387*4882a593Smuzhiyun #define ACFG_PCCR0_VAL		0x05070410
388*4882a593Smuzhiyun #define ACFG_PCCR1_VAL		0xA14A0608
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * From here, there should not be any user configuration.
392*4882a593Smuzhiyun  * All Equations are automatic
393*4882a593Smuzhiyun  */
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* fixme none integer value (7.5ns) => 2*hclock = 15ns */
396*4882a593Smuzhiyun #define ACFG_2XHCLK_LGTH	(2000/CONFIG_HCLK_FREQ)	/* ns */
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* USB 60 MHz ; ARM up to 400; HClK up to 133MHz*/
399*4882a593Smuzhiyun #define CSCR_MASK 0x0300800D
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define ACFG_CSCR_VAL						\
402*4882a593Smuzhiyun 	(CSCR_MASK						\
403*4882a593Smuzhiyun 	|((((CONFIG_SPLL_FREQ/CONFIG_USB_FREQ)-1)&0x07) << 28)	\
404*4882a593Smuzhiyun 	|((((CONFIG_MPLL_FREQ/CONFIG_ARM_FREQ)-1)&0x03) << 12)	\
405*4882a593Smuzhiyun 	|((((ACFG_CLK_FREQ/CONFIG_HCLK_FREQ)-1)&0x03) << 8))
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* SSIx CLKO NFC H264 MSHC */
408*4882a593Smuzhiyun #define ACFG_PCDR0_VAL\
409*4882a593Smuzhiyun 	(((((ACFG_CLK_FREQ/CONFIG_MSHC_FREQ)-1)&0x3F)<<0)	\
410*4882a593Smuzhiyun 	|((((CONFIG_HCLK_FREQ/CONFIG_NFC_FREQ)-1)&0x0F)<<6)	\
411*4882a593Smuzhiyun 	|(((((ACFG_CLK_FREQ/CONFIG_H264_FREQ)-2)*2)&0x3F)<<10)\
412*4882a593Smuzhiyun 	|(((((ACFG_CLK_FREQ/CONFIG_SSI1_FREQ)-2)*2)&0x3F)<<16)\
413*4882a593Smuzhiyun 	|(((CONFIG_CLK0_DIV)&0x07)<<22)\
414*4882a593Smuzhiyun 	|(((CONFIG_CLK0_EN)&0x01)<<25)\
415*4882a593Smuzhiyun 	|(((((ACFG_CLK_FREQ/CONFIG_SSI2_FREQ)-2)*2)&0x3F)<<26))
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* PERCLKx  */
418*4882a593Smuzhiyun #define ACFG_PCDR1_VAL\
419*4882a593Smuzhiyun 	(((((ACFG_CLK_FREQ/CONFIG_PERIF1_FREQ)-1)&0x3F)<<0)	\
420*4882a593Smuzhiyun 	|((((ACFG_CLK_FREQ/CONFIG_PERIF2_FREQ)-1)&0x3F)<<8)	\
421*4882a593Smuzhiyun 	|((((ACFG_CLK_FREQ/CONFIG_PERIF3_FREQ)-1)&0x3F)<<16)	\
422*4882a593Smuzhiyun 	|((((ACFG_CLK_FREQ/CONFIG_PERIF4_FREQ)-1)&0x3F)<<24))
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* SDRAM controller programming Values */
425*4882a593Smuzhiyun #if (((2*ACFG_SDRAM_CLOCK_CYCLE_CL_1) > (3*ACFG_2XHCLK_LGTH)) || \
426*4882a593Smuzhiyun 	(ACFG_SDRAM_CLOCK_CYCLE_CL_1 < 1))
427*4882a593Smuzhiyun #define REG_FIELD_SCL_VAL 3
428*4882a593Smuzhiyun #define REG_FIELD_SCLIMX_VAL 0
429*4882a593Smuzhiyun #else
430*4882a593Smuzhiyun #define REG_FIELD_SCL_VAL\
431*4882a593Smuzhiyun 	((2*ACFG_SDRAM_CLOCK_CYCLE_CL_1+ACFG_2XHCLK_LGTH-1)/ \
432*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)
433*4882a593Smuzhiyun #define REG_FIELD_SCLIMX_VAL REG_FIELD_SCL_VAL
434*4882a593Smuzhiyun #endif
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun #if ((2*ACFG_SDRAM_RC_DELAY) > (16*ACFG_2XHCLK_LGTH))
437*4882a593Smuzhiyun #define REG_FIELD_SRC_VAL 0
438*4882a593Smuzhiyun #else
439*4882a593Smuzhiyun #define REG_FIELD_SRC_VAL\
440*4882a593Smuzhiyun 	((2*ACFG_SDRAM_RC_DELAY+ACFG_2XHCLK_LGTH-1)/ \
441*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)
442*4882a593Smuzhiyun #endif
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* TBD Power down timer ; PRCT Bit Field Encoding; burst length 8 ; FP = 0*/
445*4882a593Smuzhiyun #define REG_ESDCTL_BASE_CONFIG (0x80020485\
446*4882a593Smuzhiyun 				| (((ACFG_SDRAM_NUM_ROW-11)&0x7)<<24)\
447*4882a593Smuzhiyun 				| (((ACFG_SDRAM_NUM_COL-8)&0x3)<<20)\
448*4882a593Smuzhiyun 				| (((ACFG_SDRAM_REFRESH)&0x7)<<13))
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun #define ACFG_NORMAL_RW_CMD	((0x0<<28)+REG_ESDCTL_BASE_CONFIG)
451*4882a593Smuzhiyun #define ACFG_PRECHARGE_CMD	((0x1<<28)+REG_ESDCTL_BASE_CONFIG)
452*4882a593Smuzhiyun #define ACFG_AUTOREFRESH_CMD	((0x2<<28)+REG_ESDCTL_BASE_CONFIG)
453*4882a593Smuzhiyun #define ACFG_SET_MODE_REG_CMD	((0x3<<28)+REG_ESDCTL_BASE_CONFIG)
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* ESDRAMC Configuration Registers : force CL=3 to lpddr */
456*4882a593Smuzhiyun #define ACFG_SDRAM_ESDCFG_REGISTER_VAL (0x0\
457*4882a593Smuzhiyun 	| (((((2*ACFG_SDRAM_EXIT_PWD+ACFG_2XHCLK_LGTH-1)/ \
458*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)-1)&0x3)<<21)\
459*4882a593Smuzhiyun 	| (((ACFG_SDRAM_W2R_DELAY-1)&0x1)<<20)\
460*4882a593Smuzhiyun 	| (((((2*ACFG_SDRAM_ROW_PRECHARGE_DELAY+ \
461*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH-1)/ACFG_2XHCLK_LGTH)-1)&0x3)<<18) \
462*4882a593Smuzhiyun 	| (((ACFG_SDRAM_TMRD_DELAY-1)&0x3)<<16)\
463*4882a593Smuzhiyun 	| (((ACFG_SDRAM_TWR_DELAY)&0x1)<<15)\
464*4882a593Smuzhiyun 	| (((((2*ACFG_SDRAM_RAS_DELAY+ACFG_2XHCLK_LGTH-1)/ \
465*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)-1)&0x7)<<12) \
466*4882a593Smuzhiyun 	| (((((2*ACFG_SDRAM_RRD_DELAY+ACFG_2XHCLK_LGTH-1)/ \
467*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)-1)&0x3)<<10) \
468*4882a593Smuzhiyun 	| (((REG_FIELD_SCLIMX_VAL)&0x3)<<8)\
469*4882a593Smuzhiyun 	| (((((2*ACFG_SDRAM_RCD_DELAY+ACFG_2XHCLK_LGTH-1)/ \
470*4882a593Smuzhiyun 		ACFG_2XHCLK_LGTH)-1)&0x7)<<4) \
471*4882a593Smuzhiyun 	| (((REG_FIELD_SRC_VAL)&0x0F)<<0))
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /* Issue Mode register Command to SDRAM */
474*4882a593Smuzhiyun #define ACFG_SDRAM_MODE_REGISTER_VAL\
475*4882a593Smuzhiyun 	((((ACFG_SDRAM_BURST_LENGTH)&0x7)<<(0))\
476*4882a593Smuzhiyun 	| (((REG_FIELD_SCL_VAL)&0x7)<<(4))\
477*4882a593Smuzhiyun 	| ((0)<<(3)) /* sequentiql access */ \
478*4882a593Smuzhiyun 	/*| (((ACFG_SDRAM_SINGLE_ACCESS)&0x1)<<(1))*/)
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /* Issue Extended Mode register Command to SDRAM */
481*4882a593Smuzhiyun #define ACFG_SDRAM_EXT_MODE_REGISTER_VAL\
482*4882a593Smuzhiyun 	((ACFG_SDRAM_PARTIAL_ARRAY_SR<<0)\
483*4882a593Smuzhiyun 	| (ACFG_SDRAM_DRIVE_STRENGH<<(5))\
484*4882a593Smuzhiyun 	| (1<<(ACFG_SDRAM_NUM_COL+ACFG_SDRAM_NUM_ROW+1+2)))
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Issue Precharge all Command to SDRAM */
487*4882a593Smuzhiyun #define ACFG_SDRAM_PRECHARGE_ALL_VAL (1<<10)
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #endif /* __APF27_H */
490