xref: /OK3568_Linux_fs/u-boot/board/aristainetos/aristainetos.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2014
3*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on:
6*4882a593Smuzhiyun  * Copyright (C) 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux.h>
16*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
20*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
23*4882a593Smuzhiyun #include <mmc.h>
24*4882a593Smuzhiyun #include <fsl_esdhc.h>
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
28*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
29*4882a593Smuzhiyun #include <linux/fb.h>
30*4882a593Smuzhiyun #include <ipu_pixfmt.h>
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
33*4882a593Smuzhiyun #include <pwm.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
38*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
39*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
42*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
43*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
46*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
49*4882a593Smuzhiyun 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP |			\
52*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
53*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define DISP_PAD_CTRL	(0x10)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ECSPI4_CS1		IMX_GPIO_NR(5, 2)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #if (CONFIG_SYS_BOARD_VERSION == 1)
62*4882a593Smuzhiyun #include "./aristainetos-v1.c"
63*4882a593Smuzhiyun #elif ((CONFIG_SYS_BOARD_VERSION == 2) || (CONFIG_SYS_BOARD_VERSION == 3))
64*4882a593Smuzhiyun #include "./aristainetos-v2.c"
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
69*4882a593Smuzhiyun 	.scl = {
70*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | PC,
71*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | PC,
72*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 27)
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun 	.sda = {
75*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | PC,
76*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | PC,
77*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 26)
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info2 = {
82*4882a593Smuzhiyun 	.scl = {
83*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
84*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | PC,
85*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 12)
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun 	.sda = {
88*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
89*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | PC,
90*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 13)
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun iomux_v3_cfg_t const usdhc1_pads[] = {
95*4882a593Smuzhiyun 	MX6_PAD_SD1_CLK__SD1_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
96*4882a593Smuzhiyun 	MX6_PAD_SD1_CMD__SD1_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
97*4882a593Smuzhiyun 	MX6_PAD_SD1_DAT0__SD1_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
98*4882a593Smuzhiyun 	MX6_PAD_SD1_DAT1__SD1_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
99*4882a593Smuzhiyun 	MX6_PAD_SD1_DAT2__SD1_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
100*4882a593Smuzhiyun 	MX6_PAD_SD1_DAT3__SD1_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
dram_init(void)103*4882a593Smuzhiyun int dram_init(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
111*4882a593Smuzhiyun struct fsl_esdhc_cfg usdhc_cfg[2] = {
112*4882a593Smuzhiyun 	{USDHC1_BASE_ADDR},
113*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR},
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)116*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	return 1;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)121*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
124*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
125*4882a593Smuzhiyun #if (CONFIG_SYS_BOARD_VERSION == 2)
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * usdhc2 has a levelshifter on the carrier board Rev. DV1,
128*4882a593Smuzhiyun 	 * that will automatically detect the driving direction.
129*4882a593Smuzhiyun 	 * During initialisation this isn't working correctly,
130*4882a593Smuzhiyun 	 * which causes DAT3 to be driven low towards the SD-card.
131*4882a593Smuzhiyun 	 * This causes a SD-card enetring the SPI-Mode
132*4882a593Smuzhiyun 	 * and therefore getting inaccessible until next power cycle.
133*4882a593Smuzhiyun 	 * As workaround we drive the DAT3 line as GPIO and set it high.
134*4882a593Smuzhiyun 	 * This makes usdhc2 unusable in u-boot, but works for the
135*4882a593Smuzhiyun 	 * initialisation in Linux
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX6_PAD_SD2_DAT3__GPIO1_IO12 |
138*4882a593Smuzhiyun 			       MUX_PAD_CTRL(NO_PAD_CTRL));
139*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 12) , 1);
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * Do not overwrite the console
147*4882a593Smuzhiyun  * Use always serial for U-Boot console
148*4882a593Smuzhiyun  */
overwrite_console(void)149*4882a593Smuzhiyun int overwrite_console(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	return 1;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun struct display_info_t const displays[] = {
155*4882a593Smuzhiyun 	{
156*4882a593Smuzhiyun 		.bus	= -1,
157*4882a593Smuzhiyun 		.addr	= 0,
158*4882a593Smuzhiyun 		.pixfmt	= IPU_PIX_FMT_RGB24,
159*4882a593Smuzhiyun 		.detect	= NULL,
160*4882a593Smuzhiyun 		.enable	= enable_lvds,
161*4882a593Smuzhiyun 		.mode	= {
162*4882a593Smuzhiyun 			.name           = "lb07wv8",
163*4882a593Smuzhiyun 			.refresh        = 60,
164*4882a593Smuzhiyun 			.xres           = 800,
165*4882a593Smuzhiyun 			.yres           = 480,
166*4882a593Smuzhiyun 			.pixclock       = 30066,
167*4882a593Smuzhiyun 			.left_margin    = 88,
168*4882a593Smuzhiyun 			.right_margin   = 88,
169*4882a593Smuzhiyun 			.upper_margin   = 20,
170*4882a593Smuzhiyun 			.lower_margin   = 20,
171*4882a593Smuzhiyun 			.hsync_len      = 80,
172*4882a593Smuzhiyun 			.vsync_len      = 5,
173*4882a593Smuzhiyun 			.sync           = FB_SYNC_EXT,
174*4882a593Smuzhiyun 			.vmode          = FB_VMODE_NONINTERLACED
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun #if ((CONFIG_SYS_BOARD_VERSION == 2) || (CONFIG_SYS_BOARD_VERSION == 3))
178*4882a593Smuzhiyun 	, {
179*4882a593Smuzhiyun 		.bus	= -1,
180*4882a593Smuzhiyun 		.addr	= 0,
181*4882a593Smuzhiyun 		.pixfmt	= IPU_PIX_FMT_RGB24,
182*4882a593Smuzhiyun 		.detect	= NULL,
183*4882a593Smuzhiyun 		.enable	= enable_spi_display,
184*4882a593Smuzhiyun 		.mode	= {
185*4882a593Smuzhiyun 			.name           = "lg4573",
186*4882a593Smuzhiyun 			.refresh        = 57,
187*4882a593Smuzhiyun 			.xres           = 480,
188*4882a593Smuzhiyun 			.yres           = 800,
189*4882a593Smuzhiyun 			.pixclock       = 37037,
190*4882a593Smuzhiyun 			.left_margin    = 59,
191*4882a593Smuzhiyun 			.right_margin   = 10,
192*4882a593Smuzhiyun 			.upper_margin   = 15,
193*4882a593Smuzhiyun 			.lower_margin   = 15,
194*4882a593Smuzhiyun 			.hsync_len      = 10,
195*4882a593Smuzhiyun 			.vsync_len      = 15,
196*4882a593Smuzhiyun 			.sync           = FB_SYNC_EXT | FB_SYNC_HOR_HIGH_ACT |
197*4882a593Smuzhiyun 					  FB_SYNC_VERT_HIGH_ACT,
198*4882a593Smuzhiyun 			.vmode          = FB_VMODE_NONINTERLACED
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* no console on this board */
board_cfb_skip(void)206*4882a593Smuzhiyun int board_cfb_skip(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return 1;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun iomux_v3_cfg_t nfc_pads[] = {
212*4882a593Smuzhiyun 	MX6_PAD_NANDF_CLE__NAND_CLE		| MUX_PAD_CTRL(NO_PAD_CTRL),
213*4882a593Smuzhiyun 	MX6_PAD_NANDF_ALE__NAND_ALE		| MUX_PAD_CTRL(NO_PAD_CTRL),
214*4882a593Smuzhiyun 	MX6_PAD_NANDF_WP_B__NAND_WP_B	| MUX_PAD_CTRL(NO_PAD_CTRL),
215*4882a593Smuzhiyun 	MX6_PAD_NANDF_RB0__NAND_READY_B	| MUX_PAD_CTRL(NO_PAD_CTRL),
216*4882a593Smuzhiyun 	MX6_PAD_NANDF_CS0__NAND_CE0_B		| MUX_PAD_CTRL(NO_PAD_CTRL),
217*4882a593Smuzhiyun 	MX6_PAD_SD4_CMD__NAND_RE_B		| MUX_PAD_CTRL(NO_PAD_CTRL),
218*4882a593Smuzhiyun 	MX6_PAD_SD4_CLK__NAND_WE_B		| MUX_PAD_CTRL(NO_PAD_CTRL),
219*4882a593Smuzhiyun 	MX6_PAD_NANDF_D0__NAND_DATA00		| MUX_PAD_CTRL(NO_PAD_CTRL),
220*4882a593Smuzhiyun 	MX6_PAD_NANDF_D1__NAND_DATA01		| MUX_PAD_CTRL(NO_PAD_CTRL),
221*4882a593Smuzhiyun 	MX6_PAD_NANDF_D2__NAND_DATA02		| MUX_PAD_CTRL(NO_PAD_CTRL),
222*4882a593Smuzhiyun 	MX6_PAD_NANDF_D3__NAND_DATA03		| MUX_PAD_CTRL(NO_PAD_CTRL),
223*4882a593Smuzhiyun 	MX6_PAD_NANDF_D4__NAND_DATA04		| MUX_PAD_CTRL(NO_PAD_CTRL),
224*4882a593Smuzhiyun 	MX6_PAD_NANDF_D5__NAND_DATA05		| MUX_PAD_CTRL(NO_PAD_CTRL),
225*4882a593Smuzhiyun 	MX6_PAD_NANDF_D6__NAND_DATA06		| MUX_PAD_CTRL(NO_PAD_CTRL),
226*4882a593Smuzhiyun 	MX6_PAD_NANDF_D7__NAND_DATA07		| MUX_PAD_CTRL(NO_PAD_CTRL),
227*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT0__NAND_DQS		| MUX_PAD_CTRL(NO_PAD_CTRL),
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
setup_gpmi_nand(void)230*4882a593Smuzhiyun static void setup_gpmi_nand(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* config gpmi nand iomux */
235*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(nfc_pads,
236*4882a593Smuzhiyun 					 ARRAY_SIZE(nfc_pads));
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* gate ENFC_CLK_ROOT clock first,before clk source switch */
239*4882a593Smuzhiyun 	clrbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* config gpmi and bch clock to 100 MHz */
242*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cs2cdr,
243*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
244*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
245*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
246*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
247*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
248*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* enable ENFC_CLK_ROOT clock */
251*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* enable gpmi and bch clock gating */
254*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR4,
255*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
256*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
257*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
258*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
259*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* enable apbh clock gating */
262*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
board_init(void)265*4882a593Smuzhiyun int board_init(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* address of boot parameters */
270*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	setup_spi();
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
275*4882a593Smuzhiyun 		  &i2c_pad_info1);
276*4882a593Smuzhiyun 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
277*4882a593Smuzhiyun 		  &i2c_pad_info2);
278*4882a593Smuzhiyun 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE,
279*4882a593Smuzhiyun 		  &i2c_pad_info3);
280*4882a593Smuzhiyun 	setup_i2c4();
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* SPI NOR Flash read only */
283*4882a593Smuzhiyun 	gpio_request(CONFIG_GPIO_ENABLE_SPI_FLASH, "ena_spi_nor");
284*4882a593Smuzhiyun 	gpio_direction_output(CONFIG_GPIO_ENABLE_SPI_FLASH, 0);
285*4882a593Smuzhiyun 	gpio_free(CONFIG_GPIO_ENABLE_SPI_FLASH);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	setup_board_gpio();
288*4882a593Smuzhiyun 	setup_gpmi_nand();
289*4882a593Smuzhiyun 	setup_board_spi();
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* GPIO_1 for USB_OTG_ID */
292*4882a593Smuzhiyun 	clrsetbits_le32(&iomux->gpr[1], IOMUXC_GPR1_USB_OTG_ID_SEL_MASK, 0);
293*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(misc_pads, ARRAY_SIZE(misc_pads));
294*4882a593Smuzhiyun 	return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
checkboard(void)297*4882a593Smuzhiyun int checkboard(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	printf("Board: %s\n", CONFIG_BOARDNAME);
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
board_ehci_hcd_init(int port)304*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	int ret;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ret = gpio_request(ARISTAINETOS_USB_H1_PWR, "usb-h1-pwr");
309*4882a593Smuzhiyun 	if (!ret)
310*4882a593Smuzhiyun 		gpio_direction_output(ARISTAINETOS_USB_H1_PWR, 1);
311*4882a593Smuzhiyun 	ret = gpio_request(ARISTAINETOS_USB_OTG_PWR, "usb-OTG-pwr");
312*4882a593Smuzhiyun 	if (!ret)
313*4882a593Smuzhiyun 		gpio_direction_output(ARISTAINETOS_USB_OTG_PWR, 1);
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
board_ehci_power(int port,int on)317*4882a593Smuzhiyun int board_ehci_power(int port, int on)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	if (port)
320*4882a593Smuzhiyun 		gpio_set_value(ARISTAINETOS_USB_OTG_PWR, on);
321*4882a593Smuzhiyun 	else
322*4882a593Smuzhiyun 		gpio_set_value(ARISTAINETOS_USB_H1_PWR, on);
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun #endif
326