xref: /OK3568_Linux_fs/u-boot/board/aristainetos/aristainetos-v1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015
3*4882a593Smuzhiyun  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on:
6*4882a593Smuzhiyun  * Copyright (C) 2012 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux.h>
16*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
20*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
23*4882a593Smuzhiyun #include <mmc.h>
24*4882a593Smuzhiyun #include <fsl_esdhc.h>
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
28*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
29*4882a593Smuzhiyun #include <linux/fb.h>
30*4882a593Smuzhiyun #include <ipu_pixfmt.h>
31*4882a593Smuzhiyun #include <asm/io.h>
32*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
33*4882a593Smuzhiyun #include <pwm.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info3 = {
36*4882a593Smuzhiyun 	.scl = {
37*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
38*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
39*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 17)
40*4882a593Smuzhiyun 	},
41*4882a593Smuzhiyun 	.sda = {
42*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
43*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
44*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 18)
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun iomux_v3_cfg_t const uart1_pads[] = {
49*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
50*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun iomux_v3_cfg_t const uart5_pads[] = {
54*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT14__UART5_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
55*4882a593Smuzhiyun 	MX6_PAD_CSI0_DAT15__UART5_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun iomux_v3_cfg_t const gpio_pads[] = {
59*4882a593Smuzhiyun 	/* LED enable */
60*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT5__GPIO2_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL),
61*4882a593Smuzhiyun 	/* spi flash WP protect */
62*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT7__GPIO2_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
63*4882a593Smuzhiyun 	/* backlight enable */
64*4882a593Smuzhiyun 	MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
65*4882a593Smuzhiyun 	/* LED yellow */
66*4882a593Smuzhiyun 	MX6_PAD_GPIO_3__GPIO1_IO03 | MUX_PAD_CTRL(NO_PAD_CTRL),
67*4882a593Smuzhiyun 	/* LED red */
68*4882a593Smuzhiyun 	MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
69*4882a593Smuzhiyun 	/* LED green */
70*4882a593Smuzhiyun 	MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
71*4882a593Smuzhiyun 	/* LED blue */
72*4882a593Smuzhiyun 	MX6_PAD_GPIO_6__GPIO1_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL),
73*4882a593Smuzhiyun 	/* i2c4 scl */
74*4882a593Smuzhiyun 	MX6_PAD_GPIO_7__GPIO1_IO07 | MUX_PAD_CTRL(NO_PAD_CTRL),
75*4882a593Smuzhiyun 	/* i2c4 sda */
76*4882a593Smuzhiyun 	MX6_PAD_GPIO_8__GPIO1_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
77*4882a593Smuzhiyun 	/* spi CS 1 */
78*4882a593Smuzhiyun 	MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static iomux_v3_cfg_t const misc_pads[] = {
82*4882a593Smuzhiyun 	MX6_PAD_GPIO_1__USB_OTG_ID		| MUX_PAD_CTRL(NO_PAD_CTRL),
83*4882a593Smuzhiyun 	/* OTG Power enable */
84*4882a593Smuzhiyun 	MX6_PAD_EIM_D31__GPIO3_IO31		| MUX_PAD_CTRL(NO_PAD_CTRL),
85*4882a593Smuzhiyun 	MX6_PAD_KEY_ROW4__GPIO4_IO15		| MUX_PAD_CTRL(NO_PAD_CTRL),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun iomux_v3_cfg_t const enet_pads[] = {
89*4882a593Smuzhiyun 	MX6_PAD_GPIO_16__ENET_REF_CLK	| MUX_PAD_CTRL(0x4001b0a8),
90*4882a593Smuzhiyun 	MX6_PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL),
91*4882a593Smuzhiyun 	MX6_PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
92*4882a593Smuzhiyun 	MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
93*4882a593Smuzhiyun 	MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
94*4882a593Smuzhiyun 	MX6_PAD_ENET_TX_EN__ENET_TX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
95*4882a593Smuzhiyun 	MX6_PAD_ENET_RX_ER__ENET_RX_ER	| MUX_PAD_CTRL(ENET_PAD_CTRL),
96*4882a593Smuzhiyun 	MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
97*4882a593Smuzhiyun 	MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
98*4882a593Smuzhiyun 	MX6_PAD_ENET_CRS_DV__ENET_RX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
setup_iomux_enet(void)101*4882a593Smuzhiyun static void setup_iomux_enet(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* set GPIO_16 as ENET_REF_CLK_OUT */
108*4882a593Smuzhiyun 	setbits_le32(&iomux->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static iomux_v3_cfg_t const backlight_pads[] = {
112*4882a593Smuzhiyun 	MX6_PAD_GPIO_9__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
113*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT1__PWM3_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
114*4882a593Smuzhiyun 	MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL),
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun iomux_v3_cfg_t const ecspi4_pads[] = {
118*4882a593Smuzhiyun 	MX6_PAD_EIM_D21__ECSPI4_SCLK | MUX_PAD_CTRL(NO_PAD_CTRL),
119*4882a593Smuzhiyun 	MX6_PAD_EIM_D22__ECSPI4_MISO | MUX_PAD_CTRL(NO_PAD_CTRL),
120*4882a593Smuzhiyun 	MX6_PAD_EIM_D28__ECSPI4_MOSI | MUX_PAD_CTRL(NO_PAD_CTRL),
121*4882a593Smuzhiyun 	MX6_PAD_EIM_D20__GPIO3_IO20 | MUX_PAD_CTRL(NO_PAD_CTRL),
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static iomux_v3_cfg_t const display_pads[] = {
125*4882a593Smuzhiyun 	MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK | MUX_PAD_CTRL(DISP_PAD_CTRL),
126*4882a593Smuzhiyun 	MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
127*4882a593Smuzhiyun 	MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,
128*4882a593Smuzhiyun 	MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,
129*4882a593Smuzhiyun 	MX6_PAD_DI0_PIN4__GPIO4_IO20,
130*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00,
131*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01,
132*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02,
133*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03,
134*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04,
135*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05,
136*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06,
137*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07,
138*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08,
139*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09,
140*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10,
141*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11,
142*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12,
143*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13,
144*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14,
145*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15,
146*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16,
147*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17,
148*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18,
149*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19,
150*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20,
151*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21,
152*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22,
153*4882a593Smuzhiyun 	MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)156*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	return (bus == CONFIG_SF_DEFAULT_BUS && cs == CONFIG_SF_DEFAULT_CS)
159*4882a593Smuzhiyun 		? (IMX_GPIO_NR(3, 20)) : -1;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
setup_spi(void)162*4882a593Smuzhiyun static void setup_spi(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int i;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(ecspi4_pads, ARRAY_SIZE(ecspi4_pads));
167*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
168*4882a593Smuzhiyun 		enable_spi_clk(true, i);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* set cs1 to high */
171*4882a593Smuzhiyun 	gpio_direction_output(ECSPI4_CS1, 1);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
setup_iomux_uart(void)174*4882a593Smuzhiyun static void setup_iomux_uart(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)179*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct iomuxc *iomuxc_regs =
182*4882a593Smuzhiyun 				(struct iomuxc *)IOMUXC_BASE_ADDR;
183*4882a593Smuzhiyun 	int ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
186*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	ret = enable_fec_anatop_clock(0, ENET_50MHZ);
189*4882a593Smuzhiyun 	if (ret)
190*4882a593Smuzhiyun 		return ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	setup_iomux_enet();
193*4882a593Smuzhiyun 	return cpu_eth_init(bis);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
enable_lvds(struct display_info_t const * dev)196*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
199*4882a593Smuzhiyun 		display_pads,
200*4882a593Smuzhiyun 		 ARRAY_SIZE(display_pads));
201*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
202*4882a593Smuzhiyun 		backlight_pads,
203*4882a593Smuzhiyun 		 ARRAY_SIZE(backlight_pads));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* enable backlight PWM 3 */
206*4882a593Smuzhiyun 	if (pwm_init(2, 0, 0))
207*4882a593Smuzhiyun 		goto error;
208*4882a593Smuzhiyun 	/* duty cycle 500ns, period: 3000ns */
209*4882a593Smuzhiyun 	if (pwm_config(2, 500, 3000))
210*4882a593Smuzhiyun 		goto error;
211*4882a593Smuzhiyun 	if (pwm_enable(2))
212*4882a593Smuzhiyun 		goto error;
213*4882a593Smuzhiyun 	return;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun error:
216*4882a593Smuzhiyun 	puts("error init pwm for backlight\n");
217*4882a593Smuzhiyun 	return;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
setup_display(void)220*4882a593Smuzhiyun static void setup_display(void)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
223*4882a593Smuzhiyun 	int reg;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	enable_ipu_clock();
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	reg = readl(&mxc_ccm->cs2cdr);
228*4882a593Smuzhiyun 	/* select pll 5 clock */
229*4882a593Smuzhiyun 	reg &= MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK;
230*4882a593Smuzhiyun 	reg &= MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK;
231*4882a593Smuzhiyun 	writel(reg, &mxc_ccm->cs2cdr);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
234*4882a593Smuzhiyun 					 ARRAY_SIZE(backlight_pads));
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
setup_iomux_gpio(void)237*4882a593Smuzhiyun static void setup_iomux_gpio(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(gpio_pads, ARRAY_SIZE(gpio_pads));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
board_early_init_f(void)242*4882a593Smuzhiyun int board_early_init_f(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	setup_iomux_uart();
245*4882a593Smuzhiyun 	setup_iomux_gpio();
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	setup_display();
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 
setup_i2c4(void)252*4882a593Smuzhiyun static void setup_i2c4(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	/* i2c4 not used, set it to gpio input */
255*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 7), "i2c4_scl");
256*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(1, 7));
257*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 8), "i2c4_sda");
258*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(1, 8));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
setup_board_gpio(void)261*4882a593Smuzhiyun static void setup_board_gpio(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	/* enable LED */
264*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(2, 13), "LED ena");
265*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 13), 0);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 3), "LED yellow");
268*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 3), 1);
269*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 4), "LED red");
270*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 4), 1);
271*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 5), "LED green");
272*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 5), 1);
273*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(1, 6), "LED blue");
274*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(1, 6), 1);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
setup_board_spi(void)277*4882a593Smuzhiyun static void setup_board_spi(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun }
280