xref: /OK3568_Linux_fs/u-boot/board/aries/m53evk/m53evk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Aries M53 module
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
12*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
13*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/iomux-mx53.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/mx5_video.h>
17*4882a593Smuzhiyun #include <asm/spl.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <spl.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <asm/gpio.h>
25*4882a593Smuzhiyun #include <usb/ehci-ci.h>
26*4882a593Smuzhiyun #include <linux/fb.h>
27*4882a593Smuzhiyun #include <ipu_pixfmt.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Special MXCFB sync flags are here. */
30*4882a593Smuzhiyun #include "../drivers/video/mxcfb.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static uint32_t mx53_dram_size[2];
35*4882a593Smuzhiyun 
get_effective_memsize(void)36*4882a593Smuzhiyun phys_size_t get_effective_memsize(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	/*
39*4882a593Smuzhiyun 	 * WARNING: We must override get_effective_memsize() function here
40*4882a593Smuzhiyun 	 * to report only the size of the first DRAM bank. This is to make
41*4882a593Smuzhiyun 	 * U-Boot relocator place U-Boot into valid memory, that is, at the
42*4882a593Smuzhiyun 	 * end of the first DRAM bank. If we did not override this function
43*4882a593Smuzhiyun 	 * like so, U-Boot would be placed at the address of the first DRAM
44*4882a593Smuzhiyun 	 * bank + total DRAM size - sizeof(uboot), which in the setup where
45*4882a593Smuzhiyun 	 * each DRAM bank contains 512MiB of DRAM would result in placing
46*4882a593Smuzhiyun 	 * U-Boot into invalid memory area close to the end of the first
47*4882a593Smuzhiyun 	 * DRAM bank.
48*4882a593Smuzhiyun 	 */
49*4882a593Smuzhiyun 	return mx53_dram_size[0];
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
dram_init(void)52*4882a593Smuzhiyun int dram_init(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
55*4882a593Smuzhiyun 	mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
dram_init_banksize(void)62*4882a593Smuzhiyun int dram_init_banksize(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
65*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = mx53_dram_size[0];
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
68*4882a593Smuzhiyun 	gd->bd->bi_dram[1].size = mx53_dram_size[1];
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
setup_iomux_uart(void)73*4882a593Smuzhiyun static void setup_iomux_uart(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	static const iomux_v3_cfg_t uart_pads[] = {
76*4882a593Smuzhiyun 		MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
77*4882a593Smuzhiyun 		MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
78*4882a593Smuzhiyun 	};
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX5
board_ehci_hcd_init(int port)84*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	if (port == 0) {
87*4882a593Smuzhiyun 		/* USB OTG PWRON */
88*4882a593Smuzhiyun 		imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4,
89*4882a593Smuzhiyun 					PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
90*4882a593Smuzhiyun 		gpio_direction_output(IMX_GPIO_NR(1, 4), 0);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		/* USB OTG Over Current */
93*4882a593Smuzhiyun 		imx_iomux_v3_setup_pad(MX53_PAD_GPIO_18__GPIO7_13);
94*4882a593Smuzhiyun 	} else if (port == 1) {
95*4882a593Smuzhiyun 		/* USB Host PWRON */
96*4882a593Smuzhiyun 		imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2,
97*4882a593Smuzhiyun 					PAD_CTL_PKE | PAD_CTL_DSE_HIGH));
98*4882a593Smuzhiyun 		gpio_direction_output(IMX_GPIO_NR(1, 2), 0);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		/* USB Host Over Current */
101*4882a593Smuzhiyun 		imx_iomux_v3_setup_pad(MX53_PAD_GPIO_3__USBOH3_USBH1_OC);
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun 
setup_iomux_fec(void)108*4882a593Smuzhiyun static void setup_iomux_fec(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	static const iomux_v3_cfg_t fec_pads[] = {
111*4882a593Smuzhiyun 		/* MDIO pads */
112*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
113*4882a593Smuzhiyun 			PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
114*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		/* FEC 0 pads */
117*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
118*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
119*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
120*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
121*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
122*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
123*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
124*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
125*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
126*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
127*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
128*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
129*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		/* FEC 1 pads */
132*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_COL0__FEC_RDATA_3,
133*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
134*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__FEC_TX_ER,
135*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
136*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_COL1__FEC_RX_CLK,
137*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
138*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__FEC_COL,
139*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
140*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_COL2__FEC_RDATA_2,
141*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
142*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__FEC_TDATA_2, PAD_CTL_DSE_HIGH),
143*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_KEY_COL3__FEC_CRS,
144*4882a593Smuzhiyun 				PAD_CTL_HYS | PAD_CTL_PKE),
145*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_GPIO_19__FEC_TDATA_3, PAD_CTL_DSE_HIGH),
146*4882a593Smuzhiyun 	};
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
152*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg = {
153*4882a593Smuzhiyun 	MMC_SDHC1_BASE_ADDR,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)156*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX53_PAD_GPIO_1__GPIO1_1);
159*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(1, 1));
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return !gpio_get_value(IMX_GPIO_NR(1, 1));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define SD_CMD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
165*4882a593Smuzhiyun 				 PAD_CTL_PUS_100K_UP)
166*4882a593Smuzhiyun #define SD_PAD_CTRL		(PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
167*4882a593Smuzhiyun 				 PAD_CTL_DSE_HIGH)
168*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)169*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	static const iomux_v3_cfg_t sd1_pads[] = {
172*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
173*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
174*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
175*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
176*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
177*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
178*4882a593Smuzhiyun 		MX53_PAD_EIM_DA13__GPIO3_13,
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		MX53_PAD_EIM_EB3__GPIO2_31, /* SD power */
181*4882a593Smuzhiyun 	};
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	esdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* GPIO 2_31 is SD power */
188*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 31), 0);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &esdhc_cfg);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #ifdef CONFIG_VIDEO
195*4882a593Smuzhiyun static struct fb_videomode const ampire_wvga = {
196*4882a593Smuzhiyun 	.name		= "Ampire",
197*4882a593Smuzhiyun 	.refresh	= 60,
198*4882a593Smuzhiyun 	.xres		= 800,
199*4882a593Smuzhiyun 	.yres		= 480,
200*4882a593Smuzhiyun 	.pixclock	= 29851, /* picosecond (33.5 MHz) */
201*4882a593Smuzhiyun 	.left_margin	= 89,
202*4882a593Smuzhiyun 	.right_margin	= 164,
203*4882a593Smuzhiyun 	.upper_margin	= 23,
204*4882a593Smuzhiyun 	.lower_margin	= 10,
205*4882a593Smuzhiyun 	.hsync_len	= 10,
206*4882a593Smuzhiyun 	.vsync_len	= 10,
207*4882a593Smuzhiyun 	.sync		= FB_SYNC_CLK_LAT_FALL,
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
board_video_skip(void)210*4882a593Smuzhiyun int board_video_skip(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 	ret = ipuv3_fb_init(&ampire_wvga, 1, IPU_PIX_FMT_RGB666);
214*4882a593Smuzhiyun 	if (ret)
215*4882a593Smuzhiyun 		printf("Ampire LCD cannot be configured: %d\n", ret);
216*4882a593Smuzhiyun 	return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
221*4882a593Smuzhiyun 			 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
222*4882a593Smuzhiyun 
setup_iomux_i2c(void)223*4882a593Smuzhiyun static void setup_iomux_i2c(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	static const iomux_v3_cfg_t i2c_pads[] = {
226*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_EIM_D16__I2C2_SDA, I2C_PAD_CTRL),
227*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_EIM_EB2__I2C2_SCL, I2C_PAD_CTRL),
228*4882a593Smuzhiyun 	};
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
setup_iomux_video(void)233*4882a593Smuzhiyun static void setup_iomux_video(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	static const iomux_v3_cfg_t lcd_pads[] = {
236*4882a593Smuzhiyun 		MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0,
237*4882a593Smuzhiyun 		MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1,
238*4882a593Smuzhiyun 		MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2,
239*4882a593Smuzhiyun 		MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3,
240*4882a593Smuzhiyun 		MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4,
241*4882a593Smuzhiyun 		MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5,
242*4882a593Smuzhiyun 		MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6,
243*4882a593Smuzhiyun 		MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7,
244*4882a593Smuzhiyun 		MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8,
245*4882a593Smuzhiyun 		MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9,
246*4882a593Smuzhiyun 		MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10,
247*4882a593Smuzhiyun 		MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11,
248*4882a593Smuzhiyun 		MX53_PAD_EIM_A17__IPU_DISP1_DAT_12,
249*4882a593Smuzhiyun 		MX53_PAD_EIM_A18__IPU_DISP1_DAT_13,
250*4882a593Smuzhiyun 		MX53_PAD_EIM_A19__IPU_DISP1_DAT_14,
251*4882a593Smuzhiyun 		MX53_PAD_EIM_A20__IPU_DISP1_DAT_15,
252*4882a593Smuzhiyun 		MX53_PAD_EIM_A21__IPU_DISP1_DAT_16,
253*4882a593Smuzhiyun 		MX53_PAD_EIM_A22__IPU_DISP1_DAT_17,
254*4882a593Smuzhiyun 		MX53_PAD_EIM_A23__IPU_DISP1_DAT_18,
255*4882a593Smuzhiyun 		MX53_PAD_EIM_A24__IPU_DISP1_DAT_19,
256*4882a593Smuzhiyun 		MX53_PAD_EIM_D31__IPU_DISP1_DAT_20,
257*4882a593Smuzhiyun 		MX53_PAD_EIM_D30__IPU_DISP1_DAT_21,
258*4882a593Smuzhiyun 		MX53_PAD_EIM_D26__IPU_DISP1_DAT_22,
259*4882a593Smuzhiyun 		MX53_PAD_EIM_D27__IPU_DISP1_DAT_23,
260*4882a593Smuzhiyun 		MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK,
261*4882a593Smuzhiyun 		MX53_PAD_EIM_DA13__IPU_DI1_D0_CS,
262*4882a593Smuzhiyun 		MX53_PAD_EIM_DA14__IPU_DI1_D1_CS,
263*4882a593Smuzhiyun 		MX53_PAD_EIM_DA15__IPU_DI1_PIN1,
264*4882a593Smuzhiyun 		MX53_PAD_EIM_DA11__IPU_DI1_PIN2,
265*4882a593Smuzhiyun 		MX53_PAD_EIM_DA12__IPU_DI1_PIN3,
266*4882a593Smuzhiyun 		MX53_PAD_EIM_A25__IPU_DI1_PIN12,
267*4882a593Smuzhiyun 		MX53_PAD_EIM_DA10__IPU_DI1_PIN15,
268*4882a593Smuzhiyun 	};
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
setup_iomux_nand(void)273*4882a593Smuzhiyun static void setup_iomux_nand(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	static const iomux_v3_cfg_t nand_pads[] = {
276*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B,
277*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH),
278*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B,
279*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH),
280*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__EMI_NANDF_CLE,
281*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH),
282*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__EMI_NANDF_ALE,
283*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH),
284*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B,
285*4882a593Smuzhiyun 				PAD_CTL_PUS_100K_UP),
286*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0,
287*4882a593Smuzhiyun 				PAD_CTL_PUS_100K_UP),
288*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0,
289*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH),
290*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__EMI_NANDF_D_0,
291*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
292*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__EMI_NANDF_D_1,
293*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
294*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__EMI_NANDF_D_2,
295*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
296*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__EMI_NANDF_D_3,
297*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
298*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__EMI_NANDF_D_4,
299*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
300*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__EMI_NANDF_D_5,
301*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
302*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__EMI_NANDF_D_6,
303*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
304*4882a593Smuzhiyun 		NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__EMI_NANDF_D_7,
305*4882a593Smuzhiyun 				PAD_CTL_DSE_HIGH | PAD_CTL_PKE),
306*4882a593Smuzhiyun 	};
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
m53_set_clock(void)311*4882a593Smuzhiyun static void m53_set_clock(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 	const uint32_t ref_clk = MXC_HCLK;
315*4882a593Smuzhiyun 	const uint32_t dramclk = 400;
316*4882a593Smuzhiyun 	uint32_t cpuclk;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0,
319*4882a593Smuzhiyun 					    PAD_CTL_DSE_HIGH | PAD_CTL_PKE));
320*4882a593Smuzhiyun 	gpio_direction_input(IMX_GPIO_NR(4, 0));
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* GPIO10 selects modules' CPU speed, 1 = 1200MHz ; 0 = 800MHz */
323*4882a593Smuzhiyun 	cpuclk = gpio_get_value(IMX_GPIO_NR(4, 0)) ? 1200 : 800;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK);
326*4882a593Smuzhiyun 	if (ret)
327*4882a593Smuzhiyun 		printf("CPU:   Switch CPU clock to %dMHz failed\n", cpuclk);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK);
330*4882a593Smuzhiyun 	if (ret) {
331*4882a593Smuzhiyun 		printf("CPU:   Switch peripheral clock to %dMHz failed\n",
332*4882a593Smuzhiyun 			dramclk);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		printf("CPU:   Switch DDR clock to %dMHz failed\n", dramclk);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
m53_set_nand(void)340*4882a593Smuzhiyun static void m53_set_nand(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	u32 i;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* NAND flash is muxed on ATA pins */
345*4882a593Smuzhiyun 	setbits_le32(M4IF_BASE_ADDR + 0xc, M4IF_GENP_WEIM_MM_MASK);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* Wait for Grant/Ack sequence (see EIM_CSnGCR2:MUX16_BYP_GRANT) */
348*4882a593Smuzhiyun 	for (i = 0x4; i < 0x94; i += 0x18) {
349*4882a593Smuzhiyun 		clrbits_le32(WEIM_BASE_ADDR + i,
350*4882a593Smuzhiyun 			     WEIM_GCR2_MUX16_BYP_GRANT_MASK);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	mxc_set_clock(0, 33, MXC_NFC_CLK);
354*4882a593Smuzhiyun 	enable_nfc_clk(1);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
board_early_init_f(void)357*4882a593Smuzhiyun int board_early_init_f(void)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	setup_iomux_uart();
360*4882a593Smuzhiyun 	setup_iomux_fec();
361*4882a593Smuzhiyun 	setup_iomux_i2c();
362*4882a593Smuzhiyun 	setup_iomux_nand();
363*4882a593Smuzhiyun 	setup_iomux_video();
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	m53_set_clock();
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	mxc_set_sata_internal_clock();
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* NAND clock @ 33MHz */
370*4882a593Smuzhiyun 	m53_set_nand();
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
board_init(void)375*4882a593Smuzhiyun int board_init(void)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
checkboard(void)382*4882a593Smuzhiyun int checkboard(void)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	puts("Board: Aries M53EVK\n");
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * NAND SPL
391*4882a593Smuzhiyun  */
392*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
spl_board_init(void)393*4882a593Smuzhiyun void spl_board_init(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	setup_iomux_nand();
396*4882a593Smuzhiyun 	m53_set_clock();
397*4882a593Smuzhiyun 	m53_set_nand();
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
spl_boot_device(void)400*4882a593Smuzhiyun u32 spl_boot_device(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	return BOOT_DEVICE_NAND;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun #endif
405