1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Aries M28 module
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
14*4882a593Smuzhiyun #include <asm/arch/iomux-mx28.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun #include <linux/mii.h>
18*4882a593Smuzhiyun #include <miiphy.h>
19*4882a593Smuzhiyun #include <netdev.h>
20*4882a593Smuzhiyun #include <errno.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * Functions
26*4882a593Smuzhiyun */
board_early_init_f(void)27*4882a593Smuzhiyun int board_early_init_f(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun /* IO0 clock at 480MHz */
30*4882a593Smuzhiyun mxs_set_ioclk(MXC_IOCLK0, 480000);
31*4882a593Smuzhiyun /* IO1 clock at 480MHz */
32*4882a593Smuzhiyun mxs_set_ioclk(MXC_IOCLK1, 480000);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* SSP0 clock at 96MHz */
35*4882a593Smuzhiyun mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
36*4882a593Smuzhiyun /* SSP2 clock at 160MHz */
37*4882a593Smuzhiyun mxs_set_sspclk(MXC_SSPCLK2, 160000, 0);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
40*4882a593Smuzhiyun mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT);
41*4882a593Smuzhiyun mxs_iomux_setup_pad(MX28_PAD_AUART3_TX__GPIO_3_13 |
42*4882a593Smuzhiyun MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP);
43*4882a593Smuzhiyun gpio_direction_output(MX28_PAD_AUART3_TX__GPIO_3_13, 0);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun mxs_iomux_setup_pad(MX28_PAD_AUART3_RX__GPIO_3_12 |
46*4882a593Smuzhiyun MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP);
47*4882a593Smuzhiyun gpio_direction_output(MX28_PAD_AUART3_RX__GPIO_3_12, 0);
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
board_init(void)53*4882a593Smuzhiyun int board_init(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun /* Adress of boot parameters */
56*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
dram_init(void)61*4882a593Smuzhiyun int dram_init(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return mxs_dram_init();
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #ifdef CONFIG_CMD_MMC
m28_mmc_wp(int id)67*4882a593Smuzhiyun static int m28_mmc_wp(int id)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun if (id != 0) {
70*4882a593Smuzhiyun printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
71*4882a593Smuzhiyun return 1;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return gpio_get_value(MX28_PAD_AUART2_CTS__GPIO_3_10);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)77*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun /* Configure WP as input. */
80*4882a593Smuzhiyun gpio_direction_input(MX28_PAD_AUART2_CTS__GPIO_3_10);
81*4882a593Smuzhiyun /* Turn on the power to the card. */
82*4882a593Smuzhiyun gpio_direction_output(MX28_PAD_PWM3__GPIO_3_28, 0);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return mxsmmc_initialize(bis, 0, m28_mmc_wp, NULL);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #ifdef CONFIG_CMD_NET
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define MII_OPMODE_STRAP_OVERRIDE 0x16
91*4882a593Smuzhiyun #define MII_PHY_CTRL1 0x1e
92*4882a593Smuzhiyun #define MII_PHY_CTRL2 0x1f
93*4882a593Smuzhiyun
fecmxc_mii_postcall(int phy)94*4882a593Smuzhiyun int fecmxc_mii_postcall(int phy)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun #if defined(CONFIG_ARIES_M28_V11) || defined(CONFIG_ARIES_M28_V10)
97*4882a593Smuzhiyun /* KZ8031 PHY on old boards. */
98*4882a593Smuzhiyun const uint32_t freq = 0x0080;
99*4882a593Smuzhiyun #else
100*4882a593Smuzhiyun /* KZ8021 PHY on new boards. */
101*4882a593Smuzhiyun const uint32_t freq = 0x0000;
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun miiphy_write("FEC1", phy, MII_BMCR, 0x9000);
105*4882a593Smuzhiyun miiphy_write("FEC1", phy, MII_OPMODE_STRAP_OVERRIDE, 0x0202);
106*4882a593Smuzhiyun if (phy == 3)
107*4882a593Smuzhiyun miiphy_write("FEC1", 3, MII_PHY_CTRL2, 0x8100 | freq);
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
board_eth_init(bd_t * bis)111*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct mxs_clkctrl_regs *clkctrl_regs =
114*4882a593Smuzhiyun (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
115*4882a593Smuzhiyun struct eth_device *dev;
116*4882a593Smuzhiyun int ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ret = cpu_eth_init(bis);
119*4882a593Smuzhiyun if (ret)
120*4882a593Smuzhiyun return ret;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun clrsetbits_le32(&clkctrl_regs->hw_clkctrl_enet,
123*4882a593Smuzhiyun CLKCTRL_ENET_TIME_SEL_MASK | CLKCTRL_ENET_CLK_OUT_EN,
124*4882a593Smuzhiyun CLKCTRL_ENET_TIME_SEL_RMII_CLK);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #if !defined(CONFIG_ARIES_M28_V11) && !defined(CONFIG_ARIES_M28_V10)
127*4882a593Smuzhiyun /* Reset the new PHY */
128*4882a593Smuzhiyun gpio_direction_output(MX28_PAD_AUART2_RTS__GPIO_3_11, 0);
129*4882a593Smuzhiyun udelay(10000);
130*4882a593Smuzhiyun gpio_set_value(MX28_PAD_AUART2_RTS__GPIO_3_11, 1);
131*4882a593Smuzhiyun udelay(10000);
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
135*4882a593Smuzhiyun if (ret) {
136*4882a593Smuzhiyun printf("FEC MXS: Unable to init FEC0\n");
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
141*4882a593Smuzhiyun if (ret) {
142*4882a593Smuzhiyun printf("FEC MXS: Unable to init FEC1\n");
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun dev = eth_get_dev_by_name("FEC0");
147*4882a593Smuzhiyun if (!dev) {
148*4882a593Smuzhiyun printf("FEC MXS: Unable to get FEC0 device entry\n");
149*4882a593Smuzhiyun return -EINVAL;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
153*4882a593Smuzhiyun if (ret) {
154*4882a593Smuzhiyun printf("FEC MXS: Unable to register FEC0 mii postcall\n");
155*4882a593Smuzhiyun return ret;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dev = eth_get_dev_by_name("FEC1");
159*4882a593Smuzhiyun if (!dev) {
160*4882a593Smuzhiyun printf("FEC MXS: Unable to get FEC1 device entry\n");
161*4882a593Smuzhiyun return -EINVAL;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
165*4882a593Smuzhiyun if (ret) {
166*4882a593Smuzhiyun printf("FEC MXS: Unable to register FEC1 mii postcall\n");
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #endif
174