xref: /OK3568_Linux_fs/u-boot/board/Synology/ds414/ds414.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (C) 2015 Phil Sutter <phil@nwl.cc>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <miiphy.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/cpu.h>
12*4882a593Smuzhiyun #include <asm/arch/soc.h>
13*4882a593Smuzhiyun #include <linux/mbus.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "../drivers/ddr/marvell/axp/ddr3_hw_training.h"
16*4882a593Smuzhiyun #include "../arch/arm/mach-mvebu/serdes/axp/high_speed_env_spec.h"
17*4882a593Smuzhiyun #include "../arch/arm/mach-mvebu/serdes/axp/board_env_spec.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* GPP and MPP settings as found in mvBoardEnvSpec.c of Synology's U-Boot */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DS414_GPP_OUT_VAL_LOW		(BIT(25) | BIT(30))
24*4882a593Smuzhiyun #define DS414_GPP_OUT_VAL_MID		(BIT(10) | BIT(15))
25*4882a593Smuzhiyun #define DS414_GPP_OUT_VAL_HIGH		(0)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DS414_GPP_OUT_POL_LOW		(0)
28*4882a593Smuzhiyun #define DS414_GPP_OUT_POL_MID		(0)
29*4882a593Smuzhiyun #define DS414_GPP_OUT_POL_HIGH		(0)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define DS414_GPP_OUT_ENA_LOW		(~(BIT(25) | BIT(30)))
32*4882a593Smuzhiyun #define DS414_GPP_OUT_ENA_MID		(~(BIT(10) | BIT(12) | \
33*4882a593Smuzhiyun 					   BIT(13) | BIT(14) | BIT(15)))
34*4882a593Smuzhiyun #define DS414_GPP_OUT_ENA_HIGH		(~0)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const u32 ds414_mpp_control[] = {
37*4882a593Smuzhiyun 	0x11111111,
38*4882a593Smuzhiyun 	0x22221111,
39*4882a593Smuzhiyun 	0x22222222,
40*4882a593Smuzhiyun 	0x00000000,
41*4882a593Smuzhiyun 	0x11110000,
42*4882a593Smuzhiyun 	0x00004000,
43*4882a593Smuzhiyun 	0x00000000,
44*4882a593Smuzhiyun 	0x00000000,
45*4882a593Smuzhiyun 	0x00000000
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* DDR3 static MC configuration */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* 1G_v1 (4x2Gbits) adapted by DS414 */
51*4882a593Smuzhiyun MV_DRAM_MC_INIT syno_ddr3_b0_667_1g_v1[MV_MAX_DDR3_STATIC_SIZE] = {
52*4882a593Smuzhiyun 	{0x00001400, 0x73014A28},	/*DDR SDRAM Configuration Register */
53*4882a593Smuzhiyun 	{0x00001404, 0x30000800},	/*Dunit Control Low Register */
54*4882a593Smuzhiyun 	{0x00001408, 0x44148887},	/*DDR SDRAM Timing (Low) Register */
55*4882a593Smuzhiyun 	{0x0000140C, 0x3AD83FEA},	/*DDR SDRAM Timing (High) Register */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	{0x00001410, 0x14000000},	/*DDR SDRAM Address Control Register */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	{0x00001414, 0x00000000},	/*DDR SDRAM Open Pages Control Register */
60*4882a593Smuzhiyun 	{0x00001418, 0x00000e00},	/*DDR SDRAM Operation Register */
61*4882a593Smuzhiyun 	{0x00001420, 0x00000004},	/*DDR SDRAM Extended Mode Register */
62*4882a593Smuzhiyun 	{0x00001424, 0x0000F3FF},	/*Dunit Control High Register */
63*4882a593Smuzhiyun 	{0x00001428, 0x000F8830},	/*Dunit Control High Register */
64*4882a593Smuzhiyun 	{0x0000142C, 0x054C36F4},	/*Dunit Control High Register */
65*4882a593Smuzhiyun 	{0x0000147C, 0x0000C671},
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	{0x000014a0, 0x00000001},
68*4882a593Smuzhiyun 	{0x000014a8, 0x00000100},	/*2:1 */
69*4882a593Smuzhiyun 	{0x00020220, 0x00000006},
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	{0x00001494, 0x00010000},	/*DDR SDRAM ODT Control (Low) Register */
72*4882a593Smuzhiyun 	{0x00001498, 0x00000000},	/*DDR SDRAM ODT Control (High) Register */
73*4882a593Smuzhiyun 	{0x0000149C, 0x00000001},	/*DDR Dunit ODT Control Register */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	{0x000014C0, 0x192424C9},	/* DRAM address and Control Driving Strenght  */
76*4882a593Smuzhiyun 	{0x000014C4, 0x0AAA24C9},	/* DRAM Data and DQS Driving Strenght  */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	{0x000200e8, 0x3FFF0E01},	/* DO NOT Modify - Open Mbus Window - 2G - Mbus is required for the training sequence*/
79*4882a593Smuzhiyun 	{0x00020184, 0x3FFFFFE0},	/* DO NOT Modify - Close fast path Window to - 2G */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	{0x0001504, 0x3FFFFFE1},	/* CS0 Size */
82*4882a593Smuzhiyun 	{0x000150C, 0x00000000},	/* CS1 Size */
83*4882a593Smuzhiyun 	{0x0001514, 0x00000000},	/* CS2 Size */
84*4882a593Smuzhiyun 	{0x000151C, 0x00000000},	/* CS3 Size */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	{0x00001538, 0x00000009},	/*Read Data Sample Delays Register */
87*4882a593Smuzhiyun 	{0x0000153C, 0x00000009},	/*Read Data Ready Delay Register */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	{0x000015D0, 0x00000650},	/*MR0 */
90*4882a593Smuzhiyun 	{0x000015D4, 0x00000044},	/*MR1 */
91*4882a593Smuzhiyun 	{0x000015D8, 0x00000010},	/*MR2 */
92*4882a593Smuzhiyun 	{0x000015DC, 0x00000000},	/*MR3 */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	{0x000015E4, 0x00203c18},	/*ZQC Configuration Register */
95*4882a593Smuzhiyun 	{0x000015EC, 0xF800A225},	/*DDR PHY */
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	{0x0, 0x0}
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun MV_DRAM_MODES ds414_ddr_modes[MV_DDR3_MODES_NUMBER] = {
101*4882a593Smuzhiyun 	{"ds414_1333-667",   0x3, 0x5, 0x0, A0, syno_ddr3_b0_667_1g_v1,  NULL},
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun extern MV_SERDES_CHANGE_M_PHY serdes_change_m_phy[];
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun MV_BIN_SERDES_CFG ds414_serdes_cfg[] = {
107*4882a593Smuzhiyun 	{ MV_PEX_ROOT_COMPLEX, 0x02011111, 0x00000000,
108*4882a593Smuzhiyun 	  { PEX_BUS_MODE_X4, PEX_BUS_MODE_X1, PEX_BUS_DISABLED,
109*4882a593Smuzhiyun 	    PEX_BUS_DISABLED },
110*4882a593Smuzhiyun 	  0x0040, serdes_change_m_phy
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
ddr3_get_static_ddr_mode(void)114*4882a593Smuzhiyun MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	return &ds414_ddr_modes[0];
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
board_serdes_cfg_get(u8 pex_mode)119*4882a593Smuzhiyun MV_BIN_SERDES_CFG *board_serdes_cfg_get(u8 pex_mode)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	return &ds414_serdes_cfg[0];
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
board_sat_r_get(u8 dev_num,u8 reg)124*4882a593Smuzhiyun u8 board_sat_r_get(u8 dev_num, u8 reg)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return (0x1 << 1 | 1);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
board_early_init_f(void)129*4882a593Smuzhiyun int board_early_init_f(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	int i;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Set GPP Out value */
134*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_REG(0), DS414_GPP_OUT_VAL_LOW);
135*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_REG(1), DS414_GPP_OUT_VAL_MID);
136*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_REG(2), DS414_GPP_OUT_VAL_HIGH);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* set GPP polarity */
139*4882a593Smuzhiyun 	reg_write(GPP_DATA_IN_POL_REG(0), DS414_GPP_OUT_POL_LOW);
140*4882a593Smuzhiyun 	reg_write(GPP_DATA_IN_POL_REG(1), DS414_GPP_OUT_POL_MID);
141*4882a593Smuzhiyun 	reg_write(GPP_DATA_IN_POL_REG(2), DS414_GPP_OUT_POL_HIGH);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Set GPP Out Enable */
144*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_EN_REG(0), DS414_GPP_OUT_ENA_LOW);
145*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_EN_REG(1), DS414_GPP_OUT_ENA_MID);
146*4882a593Smuzhiyun 	reg_write(GPP_DATA_OUT_EN_REG(2), DS414_GPP_OUT_ENA_HIGH);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ds414_mpp_control); i++)
149*4882a593Smuzhiyun 		reg_write(MPP_CONTROL_REG(i), ds414_mpp_control[i]);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
board_init(void)154*4882a593Smuzhiyun int board_init(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	u32 pwr_mng_ctrl_reg;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Adress of boot parameters */
159*4882a593Smuzhiyun 	gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Gate unused clocks
162*4882a593Smuzhiyun 	 *
163*4882a593Smuzhiyun 	 * Note: Disabling unused PCIe lanes will hang PCI bus scan.
164*4882a593Smuzhiyun 	 *       Once this is resolved, bits 10-12, 26 and 27 can be
165*4882a593Smuzhiyun 	 *       unset here as well.
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	pwr_mng_ctrl_reg = reg_read(POWER_MNG_CTRL_REG);
168*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(0));				/* Audio */
169*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(1) | BIT(2));			/* GE3, GE2 */
170*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(14) | BIT(15));		/* SATA0 link and core */
171*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(16));				/* LCD */
172*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(17));				/* SDIO */
173*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(19) | BIT(20));		/* USB1 and USB2 */
174*4882a593Smuzhiyun 	pwr_mng_ctrl_reg &= ~(BIT(29) | BIT(30));		/* SATA1 link and core */
175*4882a593Smuzhiyun 	reg_write(POWER_MNG_CTRL_REG, pwr_mng_ctrl_reg);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
checkboard(void)180*4882a593Smuzhiyun int checkboard(void)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	puts("Board: DS414\n");
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186