1*4882a593Smuzhiyun# 2*4882a593Smuzhiyun# Copyright (C) 2010 Eric C. Cooper <ecc@cmu.edu> 3*4882a593Smuzhiyun# 4*4882a593Smuzhiyun# Based on sheevaplug/kwbimage.cfg originally written by 5*4882a593Smuzhiyun# Prafulla Wadaskar <prafulla@marvell.com> 6*4882a593Smuzhiyun# (C) Copyright 2009 7*4882a593Smuzhiyun# Marvell Semiconductor <www.marvell.com> 8*4882a593Smuzhiyun# 9*4882a593Smuzhiyun# SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun# 11*4882a593Smuzhiyun# Refer doc/README.kwbimage for more details about how-to configure 12*4882a593Smuzhiyun# and create kirkwood boot image 13*4882a593Smuzhiyun# 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun# Boot Media configurations 16*4882a593SmuzhiyunBOOT_FROM nand 17*4882a593SmuzhiyunNAND_ECC_MODE default 18*4882a593SmuzhiyunNAND_PAGE_SIZE 0x0800 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun# SOC registers configuration using bootrom header extension 21*4882a593Smuzhiyun# Maximum KWBIMAGE_MAX_CONFIG configurations allowed 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun# Configure RGMII-0 interface pad voltage to 1.8V 24*4882a593SmuzhiyunDATA 0xFFD100e0 0x1b1b1b9b 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun#Dram initalization for SINGLE x16 CL=5 @ 400MHz 27*4882a593SmuzhiyunDATA 0xFFD01400 0x43000c30 # DDR Configuration register 28*4882a593Smuzhiyun# bit13-0: 0xc30 (3120 DDR2 clks refresh rate) 29*4882a593Smuzhiyun# bit23-14: zero 30*4882a593Smuzhiyun# bit24: 1= enable exit self refresh mode on DDR access 31*4882a593Smuzhiyun# bit25: 1 required 32*4882a593Smuzhiyun# bit29-26: zero 33*4882a593Smuzhiyun# bit31-30: 01 34*4882a593Smuzhiyun 35*4882a593SmuzhiyunDATA 0xFFD01404 0x37543000 # DDR Controller Control Low 36*4882a593Smuzhiyun# bit 4: 0=addr/cmd in smame cycle 37*4882a593Smuzhiyun# bit 5: 0=clk is driven during self refresh, we don't care for APX 38*4882a593Smuzhiyun# bit 6: 0=use recommended falling edge of clk for addr/cmd 39*4882a593Smuzhiyun# bit14: 0=input buffer always powered up 40*4882a593Smuzhiyun# bit18: 1=cpu lock transaction enabled 41*4882a593Smuzhiyun# bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0 42*4882a593Smuzhiyun# bit27-24: 7= CL+2, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM 43*4882a593Smuzhiyun# bit30-28: 3 required 44*4882a593Smuzhiyun# bit31: 0=no additional STARTBURST delay 45*4882a593Smuzhiyun 46*4882a593SmuzhiyunDATA 0xFFD01408 0x22125451 # DDR Timing (Low) (active cycles value +1) 47*4882a593Smuzhiyun# bit3-0: TRAS lsbs 48*4882a593Smuzhiyun# bit7-4: TRCD 49*4882a593Smuzhiyun# bit11- 8: TRP 50*4882a593Smuzhiyun# bit15-12: TWR 51*4882a593Smuzhiyun# bit19-16: TWTR 52*4882a593Smuzhiyun# bit20: TRAS msb 53*4882a593Smuzhiyun# bit23-21: 0x0 54*4882a593Smuzhiyun# bit27-24: TRRD 55*4882a593Smuzhiyun# bit31-28: TRTP 56*4882a593Smuzhiyun 57*4882a593SmuzhiyunDATA 0xFFD0140C 0x00000a33 # DDR Timing (High) 58*4882a593Smuzhiyun# bit6-0: TRFC 59*4882a593Smuzhiyun# bit8-7: TR2R 60*4882a593Smuzhiyun# bit10-9: TR2W 61*4882a593Smuzhiyun# bit12-11: TW2W 62*4882a593Smuzhiyun# bit31-13: zero required 63*4882a593Smuzhiyun 64*4882a593SmuzhiyunDATA 0xFFD01410 0x0000000d # DDR Address Control 65*4882a593Smuzhiyun# bit1-0: 00, Cs0width=x8 66*4882a593Smuzhiyun# bit3-2: 11, Cs0size=1Gb 67*4882a593Smuzhiyun# bit5-4: 00, Cs1width=nonexistent 68*4882a593Smuzhiyun# bit7-6: 00, Cs1size =nonexistent 69*4882a593Smuzhiyun# bit9-8: 00, Cs2width=nonexistent 70*4882a593Smuzhiyun# bit11-10: 00, Cs2size =nonexistent 71*4882a593Smuzhiyun# bit13-12: 00, Cs3width=nonexistent 72*4882a593Smuzhiyun# bit15-14: 00, Cs3size =nonexistent 73*4882a593Smuzhiyun# bit16: 0, Cs0AddrSel 74*4882a593Smuzhiyun# bit17: 0, Cs1AddrSel 75*4882a593Smuzhiyun# bit18: 0, Cs2AddrSel 76*4882a593Smuzhiyun# bit19: 0, Cs3AddrSel 77*4882a593Smuzhiyun# bit31-20: 0 required 78*4882a593Smuzhiyun 79*4882a593SmuzhiyunDATA 0xFFD01414 0x00000000 # DDR Open Pages Control 80*4882a593Smuzhiyun# bit0: 0, OpenPage enabled 81*4882a593Smuzhiyun# bit31-1: 0 required 82*4882a593Smuzhiyun 83*4882a593SmuzhiyunDATA 0xFFD01418 0x00000000 # DDR Operation 84*4882a593Smuzhiyun# bit3-0: 0x0, DDR cmd 85*4882a593Smuzhiyun# bit31-4: 0 required 86*4882a593Smuzhiyun 87*4882a593SmuzhiyunDATA 0xFFD0141C 0x00000C52 # DDR Mode 88*4882a593Smuzhiyun# bit2-0: 2, BurstLen=2 required 89*4882a593Smuzhiyun# bit3: 0, BurstType=0 required 90*4882a593Smuzhiyun# bit6-4: 4, CL=5 91*4882a593Smuzhiyun# bit7: 0, TestMode=0 normal 92*4882a593Smuzhiyun# bit8: 0, DLL reset=0 normal 93*4882a593Smuzhiyun# bit11-9: 6, auto-precharge write recovery ???????????? 94*4882a593Smuzhiyun# bit12: 0, PD must be zero 95*4882a593Smuzhiyun# bit31-13: 0 required 96*4882a593Smuzhiyun 97*4882a593SmuzhiyunDATA 0xFFD01420 0x00000040 # DDR Extended Mode 98*4882a593Smuzhiyun# bit0: 0, DDR DLL enabled 99*4882a593Smuzhiyun# bit1: 0, DDR drive strenght normal 100*4882a593Smuzhiyun# bit2: 0, DDR ODT control lsd (disabled) 101*4882a593Smuzhiyun# bit5-3: 000, required 102*4882a593Smuzhiyun# bit6: 1, DDR ODT control msb, (disabled) 103*4882a593Smuzhiyun# bit9-7: 000, required 104*4882a593Smuzhiyun# bit10: 0, differential DQS enabled 105*4882a593Smuzhiyun# bit11: 0, required 106*4882a593Smuzhiyun# bit12: 0, DDR output buffer enabled 107*4882a593Smuzhiyun# bit31-13: 0 required 108*4882a593Smuzhiyun 109*4882a593SmuzhiyunDATA 0xFFD01424 0x0000F17F # DDR Controller Control High 110*4882a593Smuzhiyun# bit2-0: 111, required 111*4882a593Smuzhiyun# bit3 : 1 , MBUS Burst Chop disabled 112*4882a593Smuzhiyun# bit6-4: 111, required 113*4882a593Smuzhiyun# bit7 : 0 114*4882a593Smuzhiyun# bit8 : 1 , add writepath sample stage, must be 1 for DDR freq >= 300MHz 115*4882a593Smuzhiyun# bit9 : 0 , no half clock cycle addition to dataout 116*4882a593Smuzhiyun# bit10 : 0 , 1/4 clock cycle skew enabled for addr/ctl signals 117*4882a593Smuzhiyun# bit11 : 0 , 1/4 clock cycle skew disabled for write mesh 118*4882a593Smuzhiyun# bit15-12: 1111 required 119*4882a593Smuzhiyun# bit31-16: 0 required 120*4882a593Smuzhiyun 121*4882a593SmuzhiyunDATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing (default values) 122*4882a593SmuzhiyunDATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing (default values) 123*4882a593Smuzhiyun 124*4882a593SmuzhiyunDATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0 125*4882a593SmuzhiyunDATA 0xFFD01504 0x07FFFFF1 # CS[0]n Size 126*4882a593Smuzhiyun# bit0: 1, Window enabled 127*4882a593Smuzhiyun# bit1: 0, Write Protect disabled 128*4882a593Smuzhiyun# bit3-2: 00, CS0 hit selected 129*4882a593Smuzhiyun# bit23-4: ones, required 130*4882a593Smuzhiyun# bit31-24: 0x07, Size (i.e. 128MB) 131*4882a593Smuzhiyun 132*4882a593SmuzhiyunDATA 0xFFD01508 0x10000000 # CS[1]n Base address to 256Mb 133*4882a593SmuzhiyunDATA 0xFFD0150C 0x00000000 # CS[1]n Size, window disabled 134*4882a593Smuzhiyun 135*4882a593SmuzhiyunDATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled 136*4882a593SmuzhiyunDATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled 137*4882a593Smuzhiyun 138*4882a593SmuzhiyunDATA 0xFFD01494 0x00030000 # DDR ODT Control (Low) 139*4882a593SmuzhiyunDATA 0xFFD01498 0x00000000 # DDR ODT Control (High) 140*4882a593Smuzhiyun# bit1-0: 00, ODT0 controlled by ODT Control (low) register above 141*4882a593Smuzhiyun# bit3-2: 01, ODT1 active NEVER! 142*4882a593Smuzhiyun# bit31-4: zero, required 143*4882a593Smuzhiyun 144*4882a593SmuzhiyunDATA 0xFFD0149C 0x0000E803 # CPU ODT Control 145*4882a593SmuzhiyunDATA 0xFFD01480 0x00000001 # DDR Initialization Control 146*4882a593Smuzhiyun#bit0=1, enable DDR init upon this register write 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun# End of Header extension 149*4882a593SmuzhiyunDATA 0x0 0x0 150