1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <i2c.h>
10*4882a593Smuzhiyun #include <phy.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/soc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* IO expander I2C device */
18*4882a593Smuzhiyun #define I2C_IO_EXP_ADDR 0x22
19*4882a593Smuzhiyun #define I2C_IO_CFG_REG_0 0x6
20*4882a593Smuzhiyun #define I2C_IO_DATA_OUT_REG_0 0x2
21*4882a593Smuzhiyun #define I2C_IO_REG_0_SATA_OFF 2
22*4882a593Smuzhiyun #define I2C_IO_REG_0_USB_H_OFF 1
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* The pin control values are the same for DB and Espressobin */
25*4882a593Smuzhiyun #define PINCTRL_NB_REG_VALUE 0x000173fa
26*4882a593Smuzhiyun #define PINCTRL_SB_REG_VALUE 0x00007a23
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Ethernet switch registers */
29*4882a593Smuzhiyun /* SMI addresses for multi-chip mode */
30*4882a593Smuzhiyun #define MVEBU_PORT_CTRL_SMI_ADDR(p) (16 + (p))
31*4882a593Smuzhiyun #define MVEBU_SW_G2_SMI_ADDR (28)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* Multi-chip mode */
34*4882a593Smuzhiyun #define MVEBU_SW_SMI_DATA_REG (1)
35*4882a593Smuzhiyun #define MVEBU_SW_SMI_CMD_REG (0)
36*4882a593Smuzhiyun #define SW_SMI_CMD_REG_ADDR_OFF 0
37*4882a593Smuzhiyun #define SW_SMI_CMD_DEV_ADDR_OFF 5
38*4882a593Smuzhiyun #define SW_SMI_CMD_SMI_OP_OFF 10
39*4882a593Smuzhiyun #define SW_SMI_CMD_SMI_MODE_OFF 12
40*4882a593Smuzhiyun #define SW_SMI_CMD_SMI_BUSY_OFF 15
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Single-chip mode */
43*4882a593Smuzhiyun /* Switch Port Registers */
44*4882a593Smuzhiyun #define MVEBU_SW_LINK_CTRL_REG (1)
45*4882a593Smuzhiyun #define MVEBU_SW_PORT_CTRL_REG (4)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Global 2 Registers */
48*4882a593Smuzhiyun #define MVEBU_G2_SMI_PHY_CMD_REG (24)
49*4882a593Smuzhiyun #define MVEBU_G2_SMI_PHY_DATA_REG (25)
50*4882a593Smuzhiyun
board_early_init_f(void)51*4882a593Smuzhiyun int board_early_init_f(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
54*4882a593Smuzhiyun const char *bank_name;
55*4882a593Smuzhiyun const char *compat = "marvell,armada-3700-pinctl";
56*4882a593Smuzhiyun int off, len;
57*4882a593Smuzhiyun void __iomem *addr;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* FIXME
60*4882a593Smuzhiyun * Temporary WA for setting correct pin control values
61*4882a593Smuzhiyun * until the real pin control driver is awailable.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun off = fdt_node_offset_by_compatible(blob, -1, compat);
64*4882a593Smuzhiyun while (off != -FDT_ERR_NOTFOUND) {
65*4882a593Smuzhiyun bank_name = fdt_getprop(blob, off, "bank-name", &len);
66*4882a593Smuzhiyun addr = (void __iomem *)fdtdec_get_addr_size_auto_noparent(
67*4882a593Smuzhiyun blob, off, "reg", 0, NULL, true);
68*4882a593Smuzhiyun if (!strncmp(bank_name, "armada-3700-nb", len))
69*4882a593Smuzhiyun writel(PINCTRL_NB_REG_VALUE, addr);
70*4882a593Smuzhiyun else if (!strncmp(bank_name, "armada-3700-sb", len))
71*4882a593Smuzhiyun writel(PINCTRL_SB_REG_VALUE, addr);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun off = fdt_node_offset_by_compatible(blob, off, compat);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
board_init(void)79*4882a593Smuzhiyun int board_init(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun /* adress of boot parameters */
82*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Board specific AHCI / SATA enable code */
board_ahci_enable(void)88*4882a593Smuzhiyun int board_ahci_enable(void)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct udevice *dev;
91*4882a593Smuzhiyun int ret;
92*4882a593Smuzhiyun u8 buf[8];
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Only DB requres this configuration */
95*4882a593Smuzhiyun if (!of_machine_is_compatible("marvell,armada-3720-db"))
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Configure IO exander PCA9555: 7bit address 0x22 */
99*4882a593Smuzhiyun ret = i2c_get_chip_for_busnum(0, I2C_IO_EXP_ADDR, 1, &dev);
100*4882a593Smuzhiyun if (ret) {
101*4882a593Smuzhiyun printf("Cannot find PCA9555: %d\n", ret);
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun ret = dm_i2c_read(dev, I2C_IO_CFG_REG_0, buf, 1);
106*4882a593Smuzhiyun if (ret) {
107*4882a593Smuzhiyun printf("Failed to read IO expander value via I2C\n");
108*4882a593Smuzhiyun return -EIO;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Enable SATA power via IO expander connected via I2C by setting
113*4882a593Smuzhiyun * the corresponding bit to output mode to enable power for SATA
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun buf[0] &= ~(1 << I2C_IO_REG_0_SATA_OFF);
116*4882a593Smuzhiyun ret = dm_i2c_write(dev, I2C_IO_CFG_REG_0, buf, 1);
117*4882a593Smuzhiyun if (ret) {
118*4882a593Smuzhiyun printf("Failed to set IO expander via I2C\n");
119*4882a593Smuzhiyun return -EIO;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Board specific xHCI enable code */
board_xhci_enable(fdt_addr_t base)126*4882a593Smuzhiyun int board_xhci_enable(fdt_addr_t base)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct udevice *dev;
129*4882a593Smuzhiyun int ret;
130*4882a593Smuzhiyun u8 buf[8];
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Only DB requres this configuration */
133*4882a593Smuzhiyun if (!of_machine_is_compatible("marvell,armada-3720-db"))
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Configure IO exander PCA9555: 7bit address 0x22 */
137*4882a593Smuzhiyun ret = i2c_get_chip_for_busnum(0, I2C_IO_EXP_ADDR, 1, &dev);
138*4882a593Smuzhiyun if (ret) {
139*4882a593Smuzhiyun printf("Cannot find PCA9555: %d\n", ret);
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun printf("Enable USB VBUS\n");
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * Read configuration (direction) and set VBUS pin as output
147*4882a593Smuzhiyun * (reset pin = output)
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun ret = dm_i2c_read(dev, I2C_IO_CFG_REG_0, buf, 1);
150*4882a593Smuzhiyun if (ret) {
151*4882a593Smuzhiyun printf("Failed to read IO expander value via I2C\n");
152*4882a593Smuzhiyun return -EIO;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun buf[0] &= ~(1 << I2C_IO_REG_0_USB_H_OFF);
155*4882a593Smuzhiyun ret = dm_i2c_write(dev, I2C_IO_CFG_REG_0, buf, 1);
156*4882a593Smuzhiyun if (ret) {
157*4882a593Smuzhiyun printf("Failed to set IO expander via I2C\n");
158*4882a593Smuzhiyun return -EIO;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Read VBUS output value and disable it */
162*4882a593Smuzhiyun ret = dm_i2c_read(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
163*4882a593Smuzhiyun if (ret) {
164*4882a593Smuzhiyun printf("Failed to read IO expander value via I2C\n");
165*4882a593Smuzhiyun return -EIO;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun buf[0] &= ~(1 << I2C_IO_REG_0_USB_H_OFF);
168*4882a593Smuzhiyun ret = dm_i2c_write(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
169*4882a593Smuzhiyun if (ret) {
170*4882a593Smuzhiyun printf("Failed to set IO expander via I2C\n");
171*4882a593Smuzhiyun return -EIO;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * Required delay for configuration to settle - must wait for
176*4882a593Smuzhiyun * power on port is disabled in case VBUS signal was high,
177*4882a593Smuzhiyun * required 3 seconds delay to let VBUS signal fully settle down
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun mdelay(3000);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Enable VBUS power: Set output value of VBUS pin as enabled */
182*4882a593Smuzhiyun buf[0] |= (1 << I2C_IO_REG_0_USB_H_OFF);
183*4882a593Smuzhiyun ret = dm_i2c_write(dev, I2C_IO_DATA_OUT_REG_0, buf, 1);
184*4882a593Smuzhiyun if (ret) {
185*4882a593Smuzhiyun printf("Failed to set IO expander via I2C\n");
186*4882a593Smuzhiyun return -EIO;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun mdelay(500); /* required delay to let output value settle */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Helper function for accessing switch devices in multi-chip connection mode */
mii_multi_chip_mode_write(struct mii_dev * bus,int dev_smi_addr,int smi_addr,int reg,u16 value)195*4882a593Smuzhiyun static int mii_multi_chip_mode_write(struct mii_dev *bus, int dev_smi_addr,
196*4882a593Smuzhiyun int smi_addr, int reg, u16 value)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u16 smi_cmd = 0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (bus->write(bus, dev_smi_addr, 0,
201*4882a593Smuzhiyun MVEBU_SW_SMI_DATA_REG, value) != 0) {
202*4882a593Smuzhiyun printf("Error writing to the PHY addr=%02x reg=%02x\n",
203*4882a593Smuzhiyun smi_addr, reg);
204*4882a593Smuzhiyun return -EFAULT;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun smi_cmd = (1 << SW_SMI_CMD_SMI_BUSY_OFF) |
208*4882a593Smuzhiyun (1 << SW_SMI_CMD_SMI_MODE_OFF) |
209*4882a593Smuzhiyun (1 << SW_SMI_CMD_SMI_OP_OFF) |
210*4882a593Smuzhiyun (smi_addr << SW_SMI_CMD_DEV_ADDR_OFF) |
211*4882a593Smuzhiyun (reg << SW_SMI_CMD_REG_ADDR_OFF);
212*4882a593Smuzhiyun if (bus->write(bus, dev_smi_addr, 0,
213*4882a593Smuzhiyun MVEBU_SW_SMI_CMD_REG, smi_cmd) != 0) {
214*4882a593Smuzhiyun printf("Error writing to the PHY addr=%02x reg=%02x\n",
215*4882a593Smuzhiyun smi_addr, reg);
216*4882a593Smuzhiyun return -EFAULT;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Bring-up board-specific network stuff */
board_network_enable(struct mii_dev * bus)223*4882a593Smuzhiyun int board_network_enable(struct mii_dev *bus)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun if (!of_machine_is_compatible("marvell,armada-3720-espressobin"))
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * FIXME: remove this code once Topaz driver gets available
230*4882a593Smuzhiyun * A3720 Community Board Only
231*4882a593Smuzhiyun * Configure Topaz switch (88E6341)
232*4882a593Smuzhiyun * Set port 0,1,2,3 to forwarding Mode (through Switch Port registers)
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(0),
235*4882a593Smuzhiyun MVEBU_SW_PORT_CTRL_REG, 0x7f);
236*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(1),
237*4882a593Smuzhiyun MVEBU_SW_PORT_CTRL_REG, 0x7f);
238*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(2),
239*4882a593Smuzhiyun MVEBU_SW_PORT_CTRL_REG, 0x7f);
240*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(3),
241*4882a593Smuzhiyun MVEBU_SW_PORT_CTRL_REG, 0x7f);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* RGMII Delay on Port 0 (CPU port), force link to 1000Mbps */
244*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_PORT_CTRL_SMI_ADDR(0),
245*4882a593Smuzhiyun MVEBU_SW_LINK_CTRL_REG, 0xe002);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Power up PHY 1, 2, 3 (through Global 2 registers) */
248*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
249*4882a593Smuzhiyun MVEBU_G2_SMI_PHY_DATA_REG, 0x1140);
250*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
251*4882a593Smuzhiyun MVEBU_G2_SMI_PHY_CMD_REG, 0x9620);
252*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
253*4882a593Smuzhiyun MVEBU_G2_SMI_PHY_CMD_REG, 0x9640);
254*4882a593Smuzhiyun mii_multi_chip_mode_write(bus, 1, MVEBU_SW_G2_SMI_ADDR,
255*4882a593Smuzhiyun MVEBU_G2_SMI_PHY_CMD_REG, 0x9660);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun }
259