1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <miiphy.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/soc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
16*4882a593Smuzhiyun #include <../serdes/a38x/high_speed_env_spec.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define ETH_PHY_CTRL_REG 0
21*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_BIT 11
22*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * Those values and defines are taken from the Marvell U-Boot version
26*4882a593Smuzhiyun * "u-boot-2013.01-2014_T3.0"
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_ENA_LOW \
29*4882a593Smuzhiyun (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
30*4882a593Smuzhiyun BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
31*4882a593Smuzhiyun BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
32*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_ENA_MID \
33*4882a593Smuzhiyun (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
34*4882a593Smuzhiyun BIT(16) | BIT(17) | BIT(18)))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0
37*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x0
38*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_POL_LOW 0x0
39*4882a593Smuzhiyun #define DB_GP_88F68XX_GPP_POL_MID 0x0
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* IO expander on Marvell GP board includes e.g. fan enabling */
42*4882a593Smuzhiyun struct marvell_io_exp {
43*4882a593Smuzhiyun u8 chip;
44*4882a593Smuzhiyun u8 addr;
45*4882a593Smuzhiyun u8 val;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct marvell_io_exp io_exp[] = {
49*4882a593Smuzhiyun { 0x20, 6, 0x20 }, /* Configuration registers: Bit on --> Input bits */
50*4882a593Smuzhiyun { 0x20, 7, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
51*4882a593Smuzhiyun { 0x20, 2, 0x1D }, /* Output Data, register#0 */
52*4882a593Smuzhiyun { 0x20, 3, 0x18 }, /* Output Data, register#1 */
53*4882a593Smuzhiyun { 0x21, 6, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
54*4882a593Smuzhiyun { 0x21, 7, 0x31 }, /* Configuration registers: Bit on --> Input bits */
55*4882a593Smuzhiyun { 0x21, 2, 0x08 }, /* Output Data, register#0 */
56*4882a593Smuzhiyun { 0x21, 3, 0xC0 } /* Output Data, register#1 */
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct serdes_map board_serdes_map[] = {
60*4882a593Smuzhiyun {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
61*4882a593Smuzhiyun {SATA0, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
62*4882a593Smuzhiyun {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
63*4882a593Smuzhiyun {SATA3, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
64*4882a593Smuzhiyun {SATA2, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
65*4882a593Smuzhiyun {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)68*4882a593Smuzhiyun int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun *serdes_map_array = board_serdes_map;
71*4882a593Smuzhiyun *count = ARRAY_SIZE(board_serdes_map);
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Define the DDR layout / topology here in the board file. This will
77*4882a593Smuzhiyun * be used by the DDR3 init code in the SPL U-Boot version to configure
78*4882a593Smuzhiyun * the DDR3 controller.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun static struct hws_topology_map board_topology_map = {
81*4882a593Smuzhiyun 0x1, /* active interfaces */
82*4882a593Smuzhiyun /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
83*4882a593Smuzhiyun { { { {0x1, 0, 0, 0},
84*4882a593Smuzhiyun {0x1, 0, 0, 0},
85*4882a593Smuzhiyun {0x1, 0, 0, 0},
86*4882a593Smuzhiyun {0x1, 0, 0, 0},
87*4882a593Smuzhiyun {0x1, 0, 0, 0} },
88*4882a593Smuzhiyun SPEED_BIN_DDR_1866L, /* speed_bin */
89*4882a593Smuzhiyun BUS_WIDTH_8, /* memory_width */
90*4882a593Smuzhiyun MEM_4G, /* mem_size */
91*4882a593Smuzhiyun DDR_FREQ_800, /* frequency */
92*4882a593Smuzhiyun 0, 0, /* cas_l cas_wl */
93*4882a593Smuzhiyun HWS_TEMP_LOW, /* temperature */
94*4882a593Smuzhiyun HWS_TIM_DEFAULT} }, /* timing */
95*4882a593Smuzhiyun 5, /* Num Of Bus Per Interface*/
96*4882a593Smuzhiyun BUS_MASK_32BIT /* Busses mask */
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
ddr3_get_topology_map(void)99*4882a593Smuzhiyun struct hws_topology_map *ddr3_get_topology_map(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun /* Return the board topology as defined in the board code */
102*4882a593Smuzhiyun return &board_topology_map;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
board_early_init_f(void)105*4882a593Smuzhiyun int board_early_init_f(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun /* Configure MPP */
108*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x00);
109*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x04);
110*4882a593Smuzhiyun writel(0x11244011, MVEBU_MPP_BASE + 0x08);
111*4882a593Smuzhiyun writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
112*4882a593Smuzhiyun writel(0x22200002, MVEBU_MPP_BASE + 0x10);
113*4882a593Smuzhiyun writel(0x30042022, MVEBU_MPP_BASE + 0x14);
114*4882a593Smuzhiyun writel(0x55550555, MVEBU_MPP_BASE + 0x18);
115*4882a593Smuzhiyun writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Set GPP Out value */
118*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
119*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Set GPP Polarity */
122*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
123*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Set GPP Out Enable */
126*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
127*4882a593Smuzhiyun writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
board_init(void)132*4882a593Smuzhiyun int board_init(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int i;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* adress of boot parameters */
137*4882a593Smuzhiyun gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Init I2C IO expanders */
140*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(io_exp); i++)
141*4882a593Smuzhiyun i2c_write(io_exp[i].chip, io_exp[i].addr, 1, &io_exp[i].val, 1);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
checkboard(void)146*4882a593Smuzhiyun int checkboard(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun puts("Board: Marvell DB-88F6820-GP\n");
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
board_eth_init(bd_t * bis)153*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun cpu_eth_init(bis); /* Built in controller(s) come first */
156*4882a593Smuzhiyun return pci_eth_init(bis);
157*4882a593Smuzhiyun }
158