1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <miiphy.h>
10*4882a593Smuzhiyun #include <netdev.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/cpu.h>
13*4882a593Smuzhiyun #include <asm/arch/soc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
16*4882a593Smuzhiyun #include <../serdes/a38x/high_speed_env_spec.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define ETH_PHY_CTRL_REG 0
21*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_BIT 11
22*4882a593Smuzhiyun #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * Those values and defines are taken from the Marvell U-Boot version
26*4882a593Smuzhiyun * "u-boot-2013.01-2016_T1.0.eng_drop_v10"
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_OUT_ENA_LOW \
29*4882a593Smuzhiyun (~(BIT(29)))
30*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_OUT_ENA_MID \
31*4882a593Smuzhiyun (~(BIT(12) | BIT(17) | BIT(18) | BIT(20) | BIT(21)))
32*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_OUT_VAL_LOW (BIT(29))
33*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_OUT_VAL_MID 0x0
34*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_OUT_VAL_HIGH 0x0
35*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_POL_LOW 0x0
36*4882a593Smuzhiyun #define DB_AMC_88F68XX_GPP_POL_MID 0x0
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct serdes_map board_serdes_map[] = {
39*4882a593Smuzhiyun {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
40*4882a593Smuzhiyun {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
41*4882a593Smuzhiyun {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
42*4882a593Smuzhiyun {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
43*4882a593Smuzhiyun {SGMII1, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
44*4882a593Smuzhiyun {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)47*4882a593Smuzhiyun int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun *serdes_map_array = board_serdes_map;
50*4882a593Smuzhiyun *count = ARRAY_SIZE(board_serdes_map);
51*4882a593Smuzhiyun return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * Define the DDR layout / topology here in the board file. This will
56*4882a593Smuzhiyun * be used by the DDR3 init code in the SPL U-Boot version to configure
57*4882a593Smuzhiyun * the DDR3 controller.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun static struct hws_topology_map board_topology_map = {
60*4882a593Smuzhiyun 0x1, /* active interfaces */
61*4882a593Smuzhiyun /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
62*4882a593Smuzhiyun { { { {0x1, 0, 0, 0},
63*4882a593Smuzhiyun {0x1, 0, 0, 0},
64*4882a593Smuzhiyun {0x1, 0, 0, 0},
65*4882a593Smuzhiyun {0x1, 0, 0, 0},
66*4882a593Smuzhiyun {0x1, 0, 0, 0} },
67*4882a593Smuzhiyun SPEED_BIN_DDR_1866L, /* speed_bin */
68*4882a593Smuzhiyun BUS_WIDTH_8, /* memory_width */
69*4882a593Smuzhiyun MEM_2G, /* mem_size */
70*4882a593Smuzhiyun DDR_FREQ_800, /* frequency */
71*4882a593Smuzhiyun 0, 0, /* cas_l cas_wl */
72*4882a593Smuzhiyun HWS_TEMP_LOW, /* temperature */
73*4882a593Smuzhiyun HWS_TIM_DEFAULT} }, /* timing */
74*4882a593Smuzhiyun 5, /* Num Of Bus Per Interface*/
75*4882a593Smuzhiyun BUS_MASK_32BIT /* Busses mask */
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
ddr3_get_topology_map(void)78*4882a593Smuzhiyun struct hws_topology_map *ddr3_get_topology_map(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun /* Return the board topology as defined in the board code */
81*4882a593Smuzhiyun return &board_topology_map;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
board_early_init_f(void)84*4882a593Smuzhiyun int board_early_init_f(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun /* Configure MPP */
87*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x00);
88*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x04);
89*4882a593Smuzhiyun writel(0x55066011, MVEBU_MPP_BASE + 0x08);
90*4882a593Smuzhiyun writel(0x05055550, MVEBU_MPP_BASE + 0x0c);
91*4882a593Smuzhiyun writel(0x05055555, MVEBU_MPP_BASE + 0x10);
92*4882a593Smuzhiyun writel(0x01106565, MVEBU_MPP_BASE + 0x14);
93*4882a593Smuzhiyun writel(0x40000000, MVEBU_MPP_BASE + 0x18);
94*4882a593Smuzhiyun writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Set GPP Out value */
97*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
98*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Set GPP Polarity */
101*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
102*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Set GPP Out Enable */
105*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
106*4882a593Smuzhiyun writel(DB_AMC_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
board_init(void)111*4882a593Smuzhiyun int board_init(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun /* adress of boot parameters */
114*4882a593Smuzhiyun gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
checkboard(void)119*4882a593Smuzhiyun int checkboard(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun puts("Board: Marvell DB-88F6820-AMC\n");
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
board_eth_init(bd_t * bis)126*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun cpu_eth_init(bis); /* Built in controller(s) come first */
129*4882a593Smuzhiyun return pci_eth_init(bis);
130*4882a593Smuzhiyun }
131