xref: /OK3568_Linux_fs/u-boot/board/LaCie/netspace_v2/kwbimage-ns2l.cfg (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun#
2*4882a593Smuzhiyun# Copyright (C) 2011 Simon Guinot <sguinot@lacie.com>
3*4882a593Smuzhiyun#
4*4882a593Smuzhiyun# Based on Kirkwood support:
5*4882a593Smuzhiyun# (C) Copyright 2009
6*4882a593Smuzhiyun# Marvell Semiconductor <www.marvell.com>
7*4882a593Smuzhiyun# Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8*4882a593Smuzhiyun#
9*4882a593Smuzhiyun# SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun#
11*4882a593Smuzhiyun# Refer doc/README.kwbimage for more details about how-to configure
12*4882a593Smuzhiyun# and create kirkwood boot image
13*4882a593Smuzhiyun#
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun# Boot Media configurations
16*4882a593SmuzhiyunBOOT_FROM	spi	# Boot from SPI flash
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun# SOC registers configuration using bootrom header extension
19*4882a593Smuzhiyun# Maximum KWBIMAGE_MAX_CONFIG configurations allowed
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun# Configure RGMII-0 interface pad voltage to 1.8V
22*4882a593SmuzhiyunDATA 0xFFD100e0 0x1B1B1B9B
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun#Dram initalization for SINGLE x16 CL=5 @ 400MHz
25*4882a593SmuzhiyunDATA 0xFFD01400 0x43000618	# DDR Configuration register
26*4882a593Smuzhiyun# bit13-0:  0xa00 (2560 DDR2 clks refresh rate)
27*4882a593Smuzhiyun# bit23-14: zero
28*4882a593Smuzhiyun# bit24: 1= enable exit self refresh mode on DDR access
29*4882a593Smuzhiyun# bit25: 1 required
30*4882a593Smuzhiyun# bit29-26: zero
31*4882a593Smuzhiyun# bit31-30: 01
32*4882a593Smuzhiyun
33*4882a593SmuzhiyunDATA 0xFFD01404 0x34143000	# DDR Controller Control Low
34*4882a593Smuzhiyun# bit 4:    0=addr/cmd in smame cycle
35*4882a593Smuzhiyun# bit 5:    0=clk is driven during self refresh, we don't care for APX
36*4882a593Smuzhiyun# bit 6:    0=use recommended falling edge of clk for addr/cmd
37*4882a593Smuzhiyun# bit14:    0=input buffer always powered up
38*4882a593Smuzhiyun# bit18:    1=cpu lock transaction enabled
39*4882a593Smuzhiyun# bit23-20: 5=recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
40*4882a593Smuzhiyun# bit27-24: 8= CL+3, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
41*4882a593Smuzhiyun# bit30-28: 3 required
42*4882a593Smuzhiyun# bit31:    0=no additional STARTBURST delay
43*4882a593Smuzhiyun
44*4882a593SmuzhiyunDATA 0xFFD01408 0x11012228	# DDR Timing (Low) (active cycles value +1)
45*4882a593Smuzhiyun# bit7-4:   TRCD
46*4882a593Smuzhiyun# bit11- 8: TRP
47*4882a593Smuzhiyun# bit15-12: TWR
48*4882a593Smuzhiyun# bit19-16: TWTR
49*4882a593Smuzhiyun# bit20:    TRAS msb
50*4882a593Smuzhiyun# bit23-21: 0x0
51*4882a593Smuzhiyun# bit27-24: TRRD
52*4882a593Smuzhiyun# bit31-28: TRTP
53*4882a593Smuzhiyun
54*4882a593SmuzhiyunDATA 0xFFD0140C 0x00000A19	#  DDR Timing (High)
55*4882a593Smuzhiyun# bit6-0:   TRFC
56*4882a593Smuzhiyun# bit8-7:   TR2R
57*4882a593Smuzhiyun# bit10-9:  TR2W
58*4882a593Smuzhiyun# bit12-11: TW2W
59*4882a593Smuzhiyun# bit31-13: zero required
60*4882a593Smuzhiyun
61*4882a593SmuzhiyunDATA 0xFFD01410 0x0000DDDD	#  DDR Address Control
62*4882a593Smuzhiyun# bit1-0:   00, Cs0width=x8
63*4882a593Smuzhiyun# bit3-2:   10, Cs0size=512Mb
64*4882a593Smuzhiyun# bit5-4:   00, Cs2width=nonexistent
65*4882a593Smuzhiyun# bit7-6:   00, Cs1size =nonexistent
66*4882a593Smuzhiyun# bit9-8:   00, Cs2width=nonexistent
67*4882a593Smuzhiyun# bit11-10: 00, Cs2size =nonexistent
68*4882a593Smuzhiyun# bit13-12: 00, Cs3width=nonexistent
69*4882a593Smuzhiyun# bit15-14: 00, Cs3size =nonexistent
70*4882a593Smuzhiyun# bit16:    0,  Cs0AddrSel
71*4882a593Smuzhiyun# bit17:    0,  Cs1AddrSel
72*4882a593Smuzhiyun# bit18:    0,  Cs2AddrSel
73*4882a593Smuzhiyun# bit19:    0,  Cs3AddrSel
74*4882a593Smuzhiyun# bit31-20: 0 required
75*4882a593Smuzhiyun
76*4882a593SmuzhiyunDATA 0xFFD01414 0x00000000	#  DDR Open Pages Control
77*4882a593Smuzhiyun# bit0:    0,  OpenPage enabled
78*4882a593Smuzhiyun# bit31-1: 0 required
79*4882a593Smuzhiyun
80*4882a593SmuzhiyunDATA 0xFFD01418 0x00000000	#  DDR Operation
81*4882a593Smuzhiyun# bit3-0:   0x0, DDR cmd
82*4882a593Smuzhiyun# bit31-4:  0 required
83*4882a593Smuzhiyun
84*4882a593SmuzhiyunDATA 0xFFD0141C 0x00000632	#  DDR Mode
85*4882a593Smuzhiyun# bit2-0:   2, BurstLen=2 required
86*4882a593Smuzhiyun# bit3:     0, BurstType=0 required
87*4882a593Smuzhiyun# bit6-4:   4, CL=5
88*4882a593Smuzhiyun# bit7:     0, TestMode=0 normal
89*4882a593Smuzhiyun# bit8:     0, DLL reset=0 normal
90*4882a593Smuzhiyun# bit11-9:  6, auto-precharge write recovery ????????????
91*4882a593Smuzhiyun# bit12:    0, PD must be zero
92*4882a593Smuzhiyun# bit31-13: 0 required
93*4882a593Smuzhiyun
94*4882a593SmuzhiyunDATA 0xFFD01420 0x00000004	#  DDR Extended Mode
95*4882a593Smuzhiyun# bit0:    0,  DDR DLL enabled
96*4882a593Smuzhiyun# bit1:    1,  DDR drive strenght reduced
97*4882a593Smuzhiyun# bit2:    1,  DDR ODT control lsd enabled
98*4882a593Smuzhiyun# bit5-3:  000, required
99*4882a593Smuzhiyun# bit6:    1,  DDR ODT control msb, enabled
100*4882a593Smuzhiyun# bit9-7:  000, required
101*4882a593Smuzhiyun# bit10:   0,  differential DQS enabled
102*4882a593Smuzhiyun# bit11:   0, required
103*4882a593Smuzhiyun# bit12:   0, DDR output buffer enabled
104*4882a593Smuzhiyun# bit31-13: 0 required
105*4882a593Smuzhiyun
106*4882a593SmuzhiyunDATA 0xFFD01424 0x0000F07F	#  DDR Controller Control High
107*4882a593Smuzhiyun# bit2-0:  111, required
108*4882a593Smuzhiyun# bit3  :  1  , MBUS Burst Chop disabled
109*4882a593Smuzhiyun# bit6-4:  111, required
110*4882a593Smuzhiyun# bit7  :  1  , D2P Latency enabled
111*4882a593Smuzhiyun# bit8  :  1  , add writepath sample stage, must be 1 for DDR freq >= 300MHz
112*4882a593Smuzhiyun# bit9  :  0  , no half clock cycle addition to dataout
113*4882a593Smuzhiyun# bit10 :  0  , 1/4 clock cycle skew enabled for addr/ctl signals
114*4882a593Smuzhiyun# bit11 :  0  , 1/4 clock cycle skew disabled for write mesh
115*4882a593Smuzhiyun# bit15-12: 1111 required
116*4882a593Smuzhiyun# bit31-16: 0    required
117*4882a593Smuzhiyun
118*4882a593SmuzhiyunDATA 0xFFD01428 0x00085520	# DDR2 ODT Read Timing (default values)
119*4882a593SmuzhiyunDATA 0xFFD0147C 0x00008552	# DDR2 ODT Write Timing (default values)
120*4882a593Smuzhiyun
121*4882a593SmuzhiyunDATA 0xFFD01500 0x00000000	# CS[0]n Base address to 0x0
122*4882a593SmuzhiyunDATA 0xFFD01504 0x07FFFFF1	# CS[0]n Size
123*4882a593Smuzhiyun# bit0:    1,  Window enabled
124*4882a593Smuzhiyun# bit1:    0,  Write Protect disabled
125*4882a593Smuzhiyun# bit3-2:  00, CS0 hit selected
126*4882a593Smuzhiyun# bit23-4: ones, required
127*4882a593Smuzhiyun# bit31-24: 0x07, Size (i.e. 128MB)
128*4882a593Smuzhiyun
129*4882a593SmuzhiyunDATA 0xFFD0150C 0x00000000	# CS[1]n Size, window disabled
130*4882a593SmuzhiyunDATA 0xFFD01514 0x00000000	# CS[2]n Size, window disabled
131*4882a593SmuzhiyunDATA 0xFFD0151C 0x00000000	# CS[3]n Size, window disabled
132*4882a593Smuzhiyun
133*4882a593SmuzhiyunDATA 0xFFD01494 0x00010000	#  DDR ODT Control (Low)
134*4882a593Smuzhiyun# bit3-0:  1, ODT0Rd, MODT[0] asserted during read from DRAM CS0
135*4882a593Smuzhiyun# bit19-16:1, ODT0Wr, MODT[0] asserted during write to DRAM CS0
136*4882a593Smuzhiyun
137*4882a593SmuzhiyunDATA 0xFFD01498 0x00000000	#  DDR ODT Control (High)
138*4882a593Smuzhiyun# bit1-0:  00, ODT0 controlled by ODT Control (low) register above
139*4882a593Smuzhiyun# bit3-2:  01, ODT1 active NEVER!
140*4882a593Smuzhiyun# bit31-4: zero, required
141*4882a593Smuzhiyun
142*4882a593SmuzhiyunDATA 0xFFD0149C 0x0000E40F	# CPU ODT Control
143*4882a593Smuzhiyun# bit3-0:  1, ODT0Rd, Internal ODT asserted during read from DRAM bank0
144*4882a593Smuzhiyun# bit7-4:  1, ODT0Wr, Internal ODT asserted during write to DRAM bank0
145*4882a593Smuzhiyun# bit11-10:1, DQ_ODTSel. ODT select turned on
146*4882a593Smuzhiyun
147*4882a593SmuzhiyunDATA 0xFFD01480 0x00000001	# DDR Initialization Control
148*4882a593Smuzhiyun#bit0=1, enable DDR init upon this register write
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun# End of Header extension
151*4882a593SmuzhiyunDATA 0x0 0x0
152