1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2011, Stefano Babic <sbabic@denx.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
16*4882a593Smuzhiyun #include <asm/arch/iomux-mx35.h>
17*4882a593Smuzhiyun #include <i2c.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun #include <asm/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <fdt_support.h>
23*4882a593Smuzhiyun #include <mtd_node.h>
24*4882a593Smuzhiyun #include <jffs2/load_kernel.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifndef CONFIG_BOARD_EARLY_INIT_F
27*4882a593Smuzhiyun #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define CCM_CCMR_CONFIG 0x003F4208
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define ESDCTL_DDR2_CONFIG 0x007FFC3F
33*4882a593Smuzhiyun
dram_wait(unsigned int count)34*4882a593Smuzhiyun static inline void dram_wait(unsigned int count)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun volatile unsigned int wait = count;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun while (wait--)
39*4882a593Smuzhiyun ;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
43*4882a593Smuzhiyun
dram_init(void)44*4882a593Smuzhiyun int dram_init(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
47*4882a593Smuzhiyun PHYS_SDRAM_1_SIZE);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
board_setup_sdram(void)52*4882a593Smuzhiyun static void board_setup_sdram(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Initialize with default values both CSD0/1 */
57*4882a593Smuzhiyun writel(0x2000, &esdc->esdctl0);
58*4882a593Smuzhiyun writel(0x2000, &esdc->esdctl1);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun mx3_setup_sdram_bank(CSD0_BASE_ADDR, ESDCTL_DDR2_CONFIG,
62*4882a593Smuzhiyun 13, 10, 2, 0x8080);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
setup_iomux_uart3(void)65*4882a593Smuzhiyun static void setup_iomux_uart3(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun static const iomux_v3_cfg_t uart3_pads[] = {
68*4882a593Smuzhiyun MX35_PAD_RTS2__UART3_RXD_MUX,
69*4882a593Smuzhiyun MX35_PAD_CTS2__UART3_TXD_MUX,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
76*4882a593Smuzhiyun
setup_iomux_i2c(void)77*4882a593Smuzhiyun static void setup_iomux_i2c(void)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun static const iomux_v3_cfg_t i2c_pads[] = {
80*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
81*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_TX3_RX2__I2C3_SCL, I2C_PAD_CTRL),
84*4882a593Smuzhiyun NEW_PAD_CTRL(MX35_PAD_TX2_RX3__I2C3_SDA, I2C_PAD_CTRL),
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun
setup_iomux_spi(void)91*4882a593Smuzhiyun static void setup_iomux_spi(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun static const iomux_v3_cfg_t spi_pads[] = {
94*4882a593Smuzhiyun MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
95*4882a593Smuzhiyun MX35_PAD_CSPI1_MISO__CSPI1_MISO,
96*4882a593Smuzhiyun MX35_PAD_CSPI1_SS0__CSPI1_SS0,
97*4882a593Smuzhiyun MX35_PAD_CSPI1_SS1__CSPI1_SS1,
98*4882a593Smuzhiyun MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
setup_iomux_fec(void)104*4882a593Smuzhiyun static void setup_iomux_fec(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun static const iomux_v3_cfg_t fec_pads[] = {
107*4882a593Smuzhiyun MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
108*4882a593Smuzhiyun MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
109*4882a593Smuzhiyun MX35_PAD_FEC_RX_DV__FEC_RX_DV,
110*4882a593Smuzhiyun MX35_PAD_FEC_COL__FEC_COL,
111*4882a593Smuzhiyun MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
112*4882a593Smuzhiyun MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
113*4882a593Smuzhiyun MX35_PAD_FEC_TX_EN__FEC_TX_EN,
114*4882a593Smuzhiyun MX35_PAD_FEC_MDC__FEC_MDC,
115*4882a593Smuzhiyun MX35_PAD_FEC_MDIO__FEC_MDIO,
116*4882a593Smuzhiyun MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
117*4882a593Smuzhiyun MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
118*4882a593Smuzhiyun MX35_PAD_FEC_CRS__FEC_CRS,
119*4882a593Smuzhiyun MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
120*4882a593Smuzhiyun MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
121*4882a593Smuzhiyun MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
122*4882a593Smuzhiyun MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
123*4882a593Smuzhiyun MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
124*4882a593Smuzhiyun MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
125*4882a593Smuzhiyun /* GPIO used to power off ethernet */
126*4882a593Smuzhiyun MX35_PAD_STXFS4__GPIO2_31,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* setup pins for FEC */
130*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
board_early_init_f(void)133*4882a593Smuzhiyun int board_early_init_f(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct ccm_regs *ccm =
136*4882a593Smuzhiyun (struct ccm_regs *)IMX_CCM_BASE;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* setup GPIO3_1 to set HighVCore signal */
139*4882a593Smuzhiyun imx_iomux_v3_setup_pad(MX35_PAD_ATA_DA1__GPIO3_1);
140*4882a593Smuzhiyun gpio_direction_output(65, 1);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* initialize PLL and clock configuration */
143*4882a593Smuzhiyun writel(CCM_CCMR_CONFIG, &ccm->ccmr);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun writel(CCM_MPLL_532_HZ, &ccm->mpctl);
146*4882a593Smuzhiyun writel(CCM_PPLL_300_HZ, &ccm->ppctl);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Set the core to run at 532 Mhz */
149*4882a593Smuzhiyun writel(0x00001000, &ccm->pdr0);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set-up RAM */
152*4882a593Smuzhiyun board_setup_sdram();
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* enable clocks */
155*4882a593Smuzhiyun writel(readl(&ccm->cgr0) |
156*4882a593Smuzhiyun MXC_CCM_CGR0_EMI_MASK |
157*4882a593Smuzhiyun MXC_CCM_CGR0_EDIO_MASK |
158*4882a593Smuzhiyun MXC_CCM_CGR0_EPIT1_MASK,
159*4882a593Smuzhiyun &ccm->cgr0);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun writel(readl(&ccm->cgr1) |
162*4882a593Smuzhiyun MXC_CCM_CGR1_FEC_MASK |
163*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO1_MASK |
164*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO2_MASK |
165*4882a593Smuzhiyun MXC_CCM_CGR1_GPIO3_MASK |
166*4882a593Smuzhiyun MXC_CCM_CGR1_I2C1_MASK |
167*4882a593Smuzhiyun MXC_CCM_CGR1_I2C2_MASK |
168*4882a593Smuzhiyun MXC_CCM_CGR1_I2C3_MASK,
169*4882a593Smuzhiyun &ccm->cgr1);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Set-up NAND */
172*4882a593Smuzhiyun __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Set pinmux for the required peripherals */
175*4882a593Smuzhiyun setup_iomux_uart3();
176*4882a593Smuzhiyun setup_iomux_i2c();
177*4882a593Smuzhiyun setup_iomux_fec();
178*4882a593Smuzhiyun setup_iomux_spi();
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
board_init(void)183*4882a593Smuzhiyun int board_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun /* address of boot parameters */
186*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Enable power for ethernet */
189*4882a593Smuzhiyun gpio_direction_output(63, 0);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun udelay(2000);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
get_board_rev(void)196*4882a593Smuzhiyun u32 get_board_rev(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun int rev = 0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * called prior to booting kernel or by 'fdt boardsetup' command
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun */
ft_board_setup(void * blob,bd_t * bd)207*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct node_info nodes[] = {
210*4882a593Smuzhiyun { "physmap-flash.0", MTD_DEV_TYPE_NOR, }, /* NOR flash */
211*4882a593Smuzhiyun { "mxc_nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (env_get("fdt_noauto")) {
215*4882a593Smuzhiyun puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223