1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Marek Behun <marek.behun@nic.cz>
3*4882a593Smuzhiyun * Copyright (C) 2016 Tomas Hlavacek <tomas.hlavacek@nic.cz>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Derived from the code for
6*4882a593Smuzhiyun * Marvell/db-88f6820-gp by Stefan Roese <sr@denx.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <netdev.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/soc.h>
18*4882a593Smuzhiyun #include <dm/uclass.h>
19*4882a593Smuzhiyun #include <fdt_support.h>
20*4882a593Smuzhiyun #include <time.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #ifdef CONFIG_ATSHA204A
23*4882a593Smuzhiyun # include <atsha204a-i2c.h>
24*4882a593Smuzhiyun #endif
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #ifdef CONFIG_WDT_ORION
27*4882a593Smuzhiyun # include <wdt.h>
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
31*4882a593Smuzhiyun #include <../serdes/a38x/high_speed_env_spec.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define OMNIA_I2C_EEPROM_DM_NAME "i2c@0"
36*4882a593Smuzhiyun #define OMNIA_I2C_EEPROM 0x54
37*4882a593Smuzhiyun #define OMNIA_I2C_EEPROM_CONFIG_ADDR 0x0
38*4882a593Smuzhiyun #define OMNIA_I2C_EEPROM_ADDRLEN 2
39*4882a593Smuzhiyun #define OMNIA_I2C_EEPROM_MAGIC 0x0341a034
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define OMNIA_I2C_MCU_DM_NAME "i2c@0"
42*4882a593Smuzhiyun #define OMNIA_I2C_MCU_ADDR_STATUS 0x1
43*4882a593Smuzhiyun #define OMNIA_I2C_MCU_SATA 0x20
44*4882a593Smuzhiyun #define OMNIA_I2C_MCU_CARDDET 0x10
45*4882a593Smuzhiyun #define OMNIA_I2C_MCU 0x2a
46*4882a593Smuzhiyun #define OMNIA_I2C_MCU_WDT_ADDR 0x0b
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define OMNIA_ATSHA204_OTP_VERSION 0
49*4882a593Smuzhiyun #define OMNIA_ATSHA204_OTP_SERIAL 1
50*4882a593Smuzhiyun #define OMNIA_ATSHA204_OTP_MAC0 3
51*4882a593Smuzhiyun #define OMNIA_ATSHA204_OTP_MAC1 4
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define MVTWSI_ARMADA_DEBUG_REG 0x8c
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * Those values and defines are taken from the Marvell U-Boot version
57*4882a593Smuzhiyun * "u-boot-2013.01-2014_T3.0"
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define OMNIA_GPP_OUT_ENA_LOW \
60*4882a593Smuzhiyun (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
61*4882a593Smuzhiyun BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
62*4882a593Smuzhiyun BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
63*4882a593Smuzhiyun #define OMNIA_GPP_OUT_ENA_MID \
64*4882a593Smuzhiyun (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
65*4882a593Smuzhiyun BIT(16) | BIT(17) | BIT(18)))
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define OMNIA_GPP_OUT_VAL_LOW 0x0
68*4882a593Smuzhiyun #define OMNIA_GPP_OUT_VAL_MID 0x0
69*4882a593Smuzhiyun #define OMNIA_GPP_POL_LOW 0x0
70*4882a593Smuzhiyun #define OMNIA_GPP_POL_MID 0x0
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct serdes_map board_serdes_map_pex[] = {
73*4882a593Smuzhiyun {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
74*4882a593Smuzhiyun {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
75*4882a593Smuzhiyun {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
76*4882a593Smuzhiyun {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
77*4882a593Smuzhiyun {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
78*4882a593Smuzhiyun {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static struct serdes_map board_serdes_map_sata[] = {
82*4882a593Smuzhiyun {SATA0, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
83*4882a593Smuzhiyun {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
84*4882a593Smuzhiyun {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
85*4882a593Smuzhiyun {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
86*4882a593Smuzhiyun {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
87*4882a593Smuzhiyun {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
omnia_detect_sata(void)90*4882a593Smuzhiyun static bool omnia_detect_sata(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct udevice *bus, *dev;
93*4882a593Smuzhiyun int ret, retry = 3;
94*4882a593Smuzhiyun u16 mode;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun puts("SERDES0 card detect: ");
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (uclass_get_device_by_name(UCLASS_I2C, OMNIA_I2C_MCU_DM_NAME, &bus)) {
99*4882a593Smuzhiyun puts("Cannot find MCU bus!\n");
100*4882a593Smuzhiyun return false;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ret = i2c_get_chip(bus, OMNIA_I2C_MCU, 1, &dev);
104*4882a593Smuzhiyun if (ret) {
105*4882a593Smuzhiyun puts("Cannot get MCU chip!\n");
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun for (; retry > 0; --retry) {
110*4882a593Smuzhiyun ret = dm_i2c_read(dev, OMNIA_I2C_MCU_ADDR_STATUS, (uchar *) &mode, 2);
111*4882a593Smuzhiyun if (!ret)
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (!retry) {
116*4882a593Smuzhiyun puts("I2C read failed! Default PEX\n");
117*4882a593Smuzhiyun return false;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (!(mode & OMNIA_I2C_MCU_CARDDET)) {
121*4882a593Smuzhiyun puts("NONE\n");
122*4882a593Smuzhiyun return false;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (mode & OMNIA_I2C_MCU_SATA) {
126*4882a593Smuzhiyun puts("SATA\n");
127*4882a593Smuzhiyun return true;
128*4882a593Smuzhiyun } else {
129*4882a593Smuzhiyun puts("PEX\n");
130*4882a593Smuzhiyun return false;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)134*4882a593Smuzhiyun int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun if (omnia_detect_sata()) {
137*4882a593Smuzhiyun *serdes_map_array = board_serdes_map_sata;
138*4882a593Smuzhiyun *count = ARRAY_SIZE(board_serdes_map_sata);
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun *serdes_map_array = board_serdes_map_pex;
141*4882a593Smuzhiyun *count = ARRAY_SIZE(board_serdes_map_pex);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun struct omnia_eeprom {
148*4882a593Smuzhiyun u32 magic;
149*4882a593Smuzhiyun u32 ramsize;
150*4882a593Smuzhiyun char region[4];
151*4882a593Smuzhiyun u32 crc;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
omnia_read_eeprom(struct omnia_eeprom * oep)154*4882a593Smuzhiyun static bool omnia_read_eeprom(struct omnia_eeprom *oep)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct udevice *bus, *dev;
157*4882a593Smuzhiyun int ret, crc, retry = 3;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (uclass_get_device_by_name(UCLASS_I2C, OMNIA_I2C_EEPROM_DM_NAME, &bus)) {
160*4882a593Smuzhiyun puts("Cannot find EEPROM bus\n");
161*4882a593Smuzhiyun return false;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun ret = i2c_get_chip(bus, OMNIA_I2C_EEPROM, OMNIA_I2C_EEPROM_ADDRLEN, &dev);
165*4882a593Smuzhiyun if (ret) {
166*4882a593Smuzhiyun puts("Cannot get EEPROM chip\n");
167*4882a593Smuzhiyun return false;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun for (; retry > 0; --retry) {
171*4882a593Smuzhiyun ret = dm_i2c_read(dev, OMNIA_I2C_EEPROM_CONFIG_ADDR, (uchar *) oep, sizeof(struct omnia_eeprom));
172*4882a593Smuzhiyun if (ret)
173*4882a593Smuzhiyun continue;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (oep->magic != OMNIA_I2C_EEPROM_MAGIC) {
176*4882a593Smuzhiyun puts("I2C EEPROM missing magic number!\n");
177*4882a593Smuzhiyun continue;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun crc = crc32(0, (unsigned char *) oep,
181*4882a593Smuzhiyun sizeof(struct omnia_eeprom) - 4);
182*4882a593Smuzhiyun if (crc == oep->crc) {
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun printf("CRC of EEPROM memory config failed! "
186*4882a593Smuzhiyun "calc=0x%04x saved=0x%04x\n", crc, oep->crc);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (!retry) {
191*4882a593Smuzhiyun puts("I2C EEPROM read failed!\n");
192*4882a593Smuzhiyun return false;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return true;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * Define the DDR layout / topology here in the board file. This will
200*4882a593Smuzhiyun * be used by the DDR3 init code in the SPL U-Boot version to configure
201*4882a593Smuzhiyun * the DDR3 controller.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun static struct hws_topology_map board_topology_map_1g = {
204*4882a593Smuzhiyun 0x1, /* active interfaces */
205*4882a593Smuzhiyun /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
206*4882a593Smuzhiyun { { { {0x1, 0, 0, 0},
207*4882a593Smuzhiyun {0x1, 0, 0, 0},
208*4882a593Smuzhiyun {0x1, 0, 0, 0},
209*4882a593Smuzhiyun {0x1, 0, 0, 0},
210*4882a593Smuzhiyun {0x1, 0, 0, 0} },
211*4882a593Smuzhiyun SPEED_BIN_DDR_1600K, /* speed_bin */
212*4882a593Smuzhiyun BUS_WIDTH_16, /* memory_width */
213*4882a593Smuzhiyun MEM_4G, /* mem_size */
214*4882a593Smuzhiyun DDR_FREQ_800, /* frequency */
215*4882a593Smuzhiyun 0, 0, /* cas_l cas_wl */
216*4882a593Smuzhiyun HWS_TEMP_NORMAL, /* temperature */
217*4882a593Smuzhiyun HWS_TIM_2T} }, /* timing (force 2t) */
218*4882a593Smuzhiyun 5, /* Num Of Bus Per Interface*/
219*4882a593Smuzhiyun BUS_MASK_32BIT /* Busses mask */
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static struct hws_topology_map board_topology_map_2g = {
223*4882a593Smuzhiyun 0x1, /* active interfaces */
224*4882a593Smuzhiyun /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
225*4882a593Smuzhiyun { { { {0x1, 0, 0, 0},
226*4882a593Smuzhiyun {0x1, 0, 0, 0},
227*4882a593Smuzhiyun {0x1, 0, 0, 0},
228*4882a593Smuzhiyun {0x1, 0, 0, 0},
229*4882a593Smuzhiyun {0x1, 0, 0, 0} },
230*4882a593Smuzhiyun SPEED_BIN_DDR_1600K, /* speed_bin */
231*4882a593Smuzhiyun BUS_WIDTH_16, /* memory_width */
232*4882a593Smuzhiyun MEM_8G, /* mem_size */
233*4882a593Smuzhiyun DDR_FREQ_800, /* frequency */
234*4882a593Smuzhiyun 0, 0, /* cas_l cas_wl */
235*4882a593Smuzhiyun HWS_TEMP_NORMAL, /* temperature */
236*4882a593Smuzhiyun HWS_TIM_2T} }, /* timing (force 2t) */
237*4882a593Smuzhiyun 5, /* Num Of Bus Per Interface*/
238*4882a593Smuzhiyun BUS_MASK_32BIT /* Busses mask */
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
ddr3_get_topology_map(void)241*4882a593Smuzhiyun struct hws_topology_map *ddr3_get_topology_map(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun static int mem = 0;
244*4882a593Smuzhiyun struct omnia_eeprom oep;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* Get the board config from EEPROM */
247*4882a593Smuzhiyun if (mem == 0) {
248*4882a593Smuzhiyun if(!omnia_read_eeprom(&oep))
249*4882a593Smuzhiyun goto out;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun printf("Memory config in EEPROM: 0x%02x\n", oep.ramsize);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (oep.ramsize == 0x2)
254*4882a593Smuzhiyun mem = 2;
255*4882a593Smuzhiyun else
256*4882a593Smuzhiyun mem = 1;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun out:
260*4882a593Smuzhiyun /* Hardcoded fallback */
261*4882a593Smuzhiyun if (mem == 0) {
262*4882a593Smuzhiyun puts("WARNING: Memory config from EEPROM read failed.\n");
263*4882a593Smuzhiyun puts("Falling back to default 1GiB map.\n");
264*4882a593Smuzhiyun mem = 1;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Return the board topology as defined in the board code */
268*4882a593Smuzhiyun if (mem == 1)
269*4882a593Smuzhiyun return &board_topology_map_1g;
270*4882a593Smuzhiyun if (mem == 2)
271*4882a593Smuzhiyun return &board_topology_map_2g;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return &board_topology_map_1g;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
set_regdomain(void)277*4882a593Smuzhiyun static int set_regdomain(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct omnia_eeprom oep;
280*4882a593Smuzhiyun char rd[3] = {' ', ' ', 0};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (omnia_read_eeprom(&oep))
283*4882a593Smuzhiyun memcpy(rd, &oep.region, 2);
284*4882a593Smuzhiyun else
285*4882a593Smuzhiyun puts("EEPROM regdomain read failed.\n");
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun printf("Regdomain set to %s\n", rd);
288*4882a593Smuzhiyun return env_set("regdomain", rd);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun
board_early_init_f(void)292*4882a593Smuzhiyun int board_early_init_f(void)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun u32 i2c_debug_reg;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Configure MPP */
297*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x00);
298*4882a593Smuzhiyun writel(0x11111111, MVEBU_MPP_BASE + 0x04);
299*4882a593Smuzhiyun writel(0x11244011, MVEBU_MPP_BASE + 0x08);
300*4882a593Smuzhiyun writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
301*4882a593Smuzhiyun writel(0x22200002, MVEBU_MPP_BASE + 0x10);
302*4882a593Smuzhiyun writel(0x30042022, MVEBU_MPP_BASE + 0x14);
303*4882a593Smuzhiyun writel(0x55550555, MVEBU_MPP_BASE + 0x18);
304*4882a593Smuzhiyun writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Set GPP Out value */
307*4882a593Smuzhiyun writel(OMNIA_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
308*4882a593Smuzhiyun writel(OMNIA_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Set GPP Polarity */
311*4882a593Smuzhiyun writel(OMNIA_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
312*4882a593Smuzhiyun writel(OMNIA_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* Set GPP Out Enable */
315*4882a593Smuzhiyun writel(OMNIA_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
316*4882a593Smuzhiyun writel(OMNIA_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Disable I2C debug mode blocking 0x64 I2C address */
319*4882a593Smuzhiyun i2c_debug_reg = readl(MVEBU_TWSI_BASE + MVTWSI_ARMADA_DEBUG_REG);
320*4882a593Smuzhiyun i2c_debug_reg &= ~(1<<18);
321*4882a593Smuzhiyun writel(i2c_debug_reg, MVEBU_TWSI_BASE + MVTWSI_ARMADA_DEBUG_REG);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
disable_mcu_watchdog(void)327*4882a593Smuzhiyun static bool disable_mcu_watchdog(void)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct udevice *bus, *dev;
330*4882a593Smuzhiyun int ret, retry = 3;
331*4882a593Smuzhiyun uchar buf[1] = {0x0};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (uclass_get_device_by_name(UCLASS_I2C, OMNIA_I2C_MCU_DM_NAME, &bus)) {
334*4882a593Smuzhiyun puts("Cannot find MCU bus! Can not disable MCU WDT.\n");
335*4882a593Smuzhiyun return false;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = i2c_get_chip(bus, OMNIA_I2C_MCU, 1, &dev);
339*4882a593Smuzhiyun if (ret) {
340*4882a593Smuzhiyun puts("Cannot get MCU chip! Can not disable MCU WDT.\n");
341*4882a593Smuzhiyun return false;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun for (; retry > 0; --retry)
345*4882a593Smuzhiyun if (!dm_i2c_write(dev, OMNIA_I2C_MCU_WDT_ADDR, (uchar *) buf, 1))
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (retry <= 0) {
349*4882a593Smuzhiyun puts("I2C MCU watchdog failed to disable!\n");
350*4882a593Smuzhiyun return false;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return true;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT_ORION)
358*4882a593Smuzhiyun static struct udevice *watchdog_dev = NULL;
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun
board_init(void)361*4882a593Smuzhiyun int board_init(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun /* adress of boot parameters */
364*4882a593Smuzhiyun gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
367*4882a593Smuzhiyun # ifdef CONFIG_WDT_ORION
368*4882a593Smuzhiyun if (uclass_get_device(UCLASS_WDT, 0, &watchdog_dev)) {
369*4882a593Smuzhiyun puts("Cannot find Armada 385 watchdog!\n");
370*4882a593Smuzhiyun } else {
371*4882a593Smuzhiyun puts("Enabling Armada 385 watchdog.\n");
372*4882a593Smuzhiyun wdt_start(watchdog_dev, (u32) 25000000 * 120, 0);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun # endif
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (disable_mcu_watchdog())
377*4882a593Smuzhiyun puts("Disabled MCU startup watchdog.\n");
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun set_regdomain();
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #ifdef CONFIG_WATCHDOG
386*4882a593Smuzhiyun /* Called by macro WATCHDOG_RESET */
watchdog_reset(void)387*4882a593Smuzhiyun void watchdog_reset(void)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun # if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT_ORION)
390*4882a593Smuzhiyun static ulong next_reset = 0;
391*4882a593Smuzhiyun ulong now;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (!watchdog_dev)
394*4882a593Smuzhiyun return;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun now = timer_get_us();
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Do not reset the watchdog too often */
399*4882a593Smuzhiyun if (now > next_reset) {
400*4882a593Smuzhiyun wdt_reset(watchdog_dev);
401*4882a593Smuzhiyun next_reset = now + 1000;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun # endif
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun #endif
406*4882a593Smuzhiyun
board_late_init(void)407*4882a593Smuzhiyun int board_late_init(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
410*4882a593Smuzhiyun set_regdomain();
411*4882a593Smuzhiyun #endif
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #ifdef CONFIG_ATSHA204A
get_atsha204a_dev(void)417*4882a593Smuzhiyun static struct udevice *get_atsha204a_dev(void)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun static struct udevice *dev = NULL;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (dev != NULL)
422*4882a593Smuzhiyun return dev;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (uclass_get_device_by_name(UCLASS_MISC, "atsha204a@64", &dev)) {
425*4882a593Smuzhiyun puts("Cannot find ATSHA204A on I2C bus!\n");
426*4882a593Smuzhiyun dev = NULL;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return dev;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun #endif
432*4882a593Smuzhiyun
checkboard(void)433*4882a593Smuzhiyun int checkboard(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun u32 version_num, serial_num;
436*4882a593Smuzhiyun int err = 1;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun #ifdef CONFIG_ATSHA204A
439*4882a593Smuzhiyun struct udevice *dev = get_atsha204a_dev();
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (dev) {
442*4882a593Smuzhiyun err = atsha204a_wakeup(dev);
443*4882a593Smuzhiyun if (err)
444*4882a593Smuzhiyun goto out;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
447*4882a593Smuzhiyun OMNIA_ATSHA204_OTP_VERSION,
448*4882a593Smuzhiyun (u8 *) &version_num);
449*4882a593Smuzhiyun if (err)
450*4882a593Smuzhiyun goto out;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
453*4882a593Smuzhiyun OMNIA_ATSHA204_OTP_SERIAL,
454*4882a593Smuzhiyun (u8 *) &serial_num);
455*4882a593Smuzhiyun if (err)
456*4882a593Smuzhiyun goto out;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun atsha204a_sleep(dev);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun out:
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (err)
465*4882a593Smuzhiyun printf("Board: Turris Omnia (ver N/A). SN: N/A\n");
466*4882a593Smuzhiyun else
467*4882a593Smuzhiyun printf("Board: Turris Omnia SNL %08X%08X\n",
468*4882a593Smuzhiyun be32_to_cpu(version_num), be32_to_cpu(serial_num));
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
increment_mac(u8 * mac)473*4882a593Smuzhiyun static void increment_mac(u8 *mac)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int i;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun for (i = 5; i >= 3; i--) {
478*4882a593Smuzhiyun mac[i] += 1;
479*4882a593Smuzhiyun if (mac[i])
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
misc_init_r(void)484*4882a593Smuzhiyun int misc_init_r(void)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun #ifdef CONFIG_ATSHA204A
487*4882a593Smuzhiyun int err;
488*4882a593Smuzhiyun struct udevice *dev = get_atsha204a_dev();
489*4882a593Smuzhiyun u8 mac0[4], mac1[4], mac[6];
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (!dev)
492*4882a593Smuzhiyun goto out;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun err = atsha204a_wakeup(dev);
495*4882a593Smuzhiyun if (err)
496*4882a593Smuzhiyun goto out;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
499*4882a593Smuzhiyun OMNIA_ATSHA204_OTP_MAC0, mac0);
500*4882a593Smuzhiyun if (err)
501*4882a593Smuzhiyun goto out;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun err = atsha204a_read(dev, ATSHA204A_ZONE_OTP, false,
504*4882a593Smuzhiyun OMNIA_ATSHA204_OTP_MAC1, mac1);
505*4882a593Smuzhiyun if (err)
506*4882a593Smuzhiyun goto out;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun atsha204a_sleep(dev);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun mac[0] = mac0[1];
511*4882a593Smuzhiyun mac[1] = mac0[2];
512*4882a593Smuzhiyun mac[2] = mac0[3];
513*4882a593Smuzhiyun mac[3] = mac1[1];
514*4882a593Smuzhiyun mac[4] = mac1[2];
515*4882a593Smuzhiyun mac[5] = mac1[3];
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (is_valid_ethaddr(mac))
518*4882a593Smuzhiyun eth_env_set_enetaddr("ethaddr", mac);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun increment_mac(mac);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (is_valid_ethaddr(mac))
523*4882a593Smuzhiyun eth_env_set_enetaddr("eth1addr", mac);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun increment_mac(mac);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (is_valid_ethaddr(mac))
528*4882a593Smuzhiyun eth_env_set_enetaddr("eth2addr", mac);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun out:
531*4882a593Smuzhiyun #endif
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536