1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Board functions for B&R BRXRE1 Board
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at>
7*4882a593Smuzhiyun * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <spl.h>
15*4882a593Smuzhiyun #include <asm/arch/cpu.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun #include <asm/arch/omap.h>
18*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/gpio.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun #include <asm/arch/mem.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/emif.h>
25*4882a593Smuzhiyun #include <asm/gpio.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <power/tps65217.h>
28*4882a593Smuzhiyun #include "../common/bur_common.h"
29*4882a593Smuzhiyun #include <lcd.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* -------------------------------------------------------------------------*/
32*4882a593Smuzhiyun /* -- defines for used GPIO Hardware -- */
33*4882a593Smuzhiyun #define ESC_KEY (0+19)
34*4882a593Smuzhiyun #define LCD_PWR (0+5)
35*4882a593Smuzhiyun #define PUSH_KEY (0+31)
36*4882a593Smuzhiyun /* -------------------------------------------------------------------------*/
37*4882a593Smuzhiyun /* -- PSOC Resetcontroller Register defines -- */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* I2C Address of controller */
40*4882a593Smuzhiyun #define RSTCTRL_ADDR 0x75
41*4882a593Smuzhiyun /* Register for CTRL-word */
42*4882a593Smuzhiyun #define RSTCTRL_CTRLREG 0x01
43*4882a593Smuzhiyun /* Register for giving some information to VxWorks OS */
44*4882a593Smuzhiyun #define RSTCTRL_SCRATCHREG 0x04
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* -- defines for RSTCTRL_CTRLREG -- */
47*4882a593Smuzhiyun #define RSTCTRL_FORCE_PWR_NEN 0x0404
48*4882a593Smuzhiyun #define RSTCTRL_CAN_STB 0x4040
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
53*4882a593Smuzhiyun /* TODO: check ram-timing ! */
54*4882a593Smuzhiyun static const struct ddr_data ddr3_data = {
55*4882a593Smuzhiyun .datardsratio0 = MT41K256M16HA125E_RD_DQS,
56*4882a593Smuzhiyun .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
57*4882a593Smuzhiyun .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
58*4882a593Smuzhiyun .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun static const struct cmd_control ddr3_cmd_ctrl_data = {
61*4882a593Smuzhiyun .cmd0csratio = MT41K256M16HA125E_RATIO,
62*4882a593Smuzhiyun .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun .cmd1csratio = MT41K256M16HA125E_RATIO,
65*4882a593Smuzhiyun .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun .cmd2csratio = MT41K256M16HA125E_RATIO,
68*4882a593Smuzhiyun .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun static struct emif_regs ddr3_emif_reg_data = {
71*4882a593Smuzhiyun .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
72*4882a593Smuzhiyun .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
73*4882a593Smuzhiyun .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
74*4882a593Smuzhiyun .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
75*4882a593Smuzhiyun .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
76*4882a593Smuzhiyun .zq_config = MT41K256M16HA125E_ZQ_CFG,
77*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct ctrl_ioregs ddr3_ioregs = {
81*4882a593Smuzhiyun .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
82*4882a593Smuzhiyun .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
83*4882a593Smuzhiyun .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
84*4882a593Smuzhiyun .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
85*4882a593Smuzhiyun .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define OSC (V_OSCK/1000000)
89*4882a593Smuzhiyun const struct dpll_params dpll_ddr3 = { 400, OSC-1, 1, -1, -1, -1, -1};
90*4882a593Smuzhiyun
am33xx_spl_board_init(void)91*4882a593Smuzhiyun void am33xx_spl_board_init(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun unsigned int oldspeed;
94*4882a593Smuzhiyun unsigned short buf;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
97*4882a593Smuzhiyun struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * enable additional clocks of modules which are accessed later from
100*4882a593Smuzhiyun * VxWorks OS
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun u32 *const clk_domains[] = { 0 };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun u32 *const clk_modules_xre1specific[] = {
105*4882a593Smuzhiyun &cmwkup->wkup_adctscctrl,
106*4882a593Smuzhiyun &cmper->spi1clkctrl,
107*4882a593Smuzhiyun &cmper->dcan0clkctrl,
108*4882a593Smuzhiyun &cmper->dcan1clkctrl,
109*4882a593Smuzhiyun &cmper->epwmss0clkctrl,
110*4882a593Smuzhiyun &cmper->epwmss1clkctrl,
111*4882a593Smuzhiyun &cmper->epwmss2clkctrl,
112*4882a593Smuzhiyun &cmper->lcdclkctrl,
113*4882a593Smuzhiyun &cmper->lcdcclkstctrl,
114*4882a593Smuzhiyun 0
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun do_enable_clocks(clk_domains, clk_modules_xre1specific, 1);
117*4882a593Smuzhiyun /* setup LCD-Pixel Clock */
118*4882a593Smuzhiyun writel(0x2, CM_DPLL + 0x34);
119*4882a593Smuzhiyun /* power-OFF LCD-Display */
120*4882a593Smuzhiyun gpio_direction_output(LCD_PWR, 0);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* setup I2C */
123*4882a593Smuzhiyun enable_i2c_pin_mux();
124*4882a593Smuzhiyun i2c_set_bus_num(0);
125*4882a593Smuzhiyun i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* power-ON 3V3 via Resetcontroller */
128*4882a593Smuzhiyun oldspeed = i2c_get_bus_speed();
129*4882a593Smuzhiyun if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
130*4882a593Smuzhiyun buf = RSTCTRL_FORCE_PWR_NEN | RSTCTRL_CAN_STB;
131*4882a593Smuzhiyun i2c_write(RSTCTRL_ADDR, RSTCTRL_CTRLREG, 1,
132*4882a593Smuzhiyun (uint8_t *)&buf, sizeof(buf));
133*4882a593Smuzhiyun i2c_set_bus_speed(oldspeed);
134*4882a593Smuzhiyun } else {
135*4882a593Smuzhiyun puts("ERROR: i2c_set_bus_speed failed! (turn on PWR_nEN)\n");
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun pmicsetup(0);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
get_dpll_ddr_params(void)141*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun return &dpll_ddr3;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
sdram_init(void)146*4882a593Smuzhiyun void sdram_init(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun config_ddr(400, &ddr3_ioregs,
149*4882a593Smuzhiyun &ddr3_data,
150*4882a593Smuzhiyun &ddr3_cmd_ctrl_data,
151*4882a593Smuzhiyun &ddr3_emif_reg_data, 0);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Basic board specific setup. Pinmux has been handled already.
156*4882a593Smuzhiyun */
board_init(void)157*4882a593Smuzhiyun int board_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun gpmc_init();
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)164*4882a593Smuzhiyun int board_late_init(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun const unsigned int toff = 1000;
167*4882a593Smuzhiyun unsigned int cnt = 3;
168*4882a593Smuzhiyun unsigned short buf = 0xAAAA;
169*4882a593Smuzhiyun unsigned char scratchreg = 0;
170*4882a593Smuzhiyun unsigned int oldspeed;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* try to read out some boot-instruction from resetcontroller */
173*4882a593Smuzhiyun oldspeed = i2c_get_bus_speed();
174*4882a593Smuzhiyun if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
175*4882a593Smuzhiyun i2c_read(RSTCTRL_ADDR, RSTCTRL_SCRATCHREG, 1,
176*4882a593Smuzhiyun &scratchreg, sizeof(scratchreg));
177*4882a593Smuzhiyun i2c_set_bus_speed(oldspeed);
178*4882a593Smuzhiyun } else {
179*4882a593Smuzhiyun puts("ERROR: i2c_set_bus_speed failed! (scratchregister)\n");
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (gpio_get_value(ESC_KEY)) {
183*4882a593Smuzhiyun do {
184*4882a593Smuzhiyun lcd_position_cursor(1, 8);
185*4882a593Smuzhiyun switch (cnt) {
186*4882a593Smuzhiyun case 3:
187*4882a593Smuzhiyun lcd_puts(
188*4882a593Smuzhiyun "release ESC-KEY to enter SERVICE-mode.");
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case 2:
191*4882a593Smuzhiyun lcd_puts(
192*4882a593Smuzhiyun "release ESC-KEY to enter DIAGNOSE-mode.");
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case 1:
195*4882a593Smuzhiyun lcd_puts(
196*4882a593Smuzhiyun "release ESC-KEY to enter BOOT-mode. ");
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun mdelay(toff);
200*4882a593Smuzhiyun cnt--;
201*4882a593Smuzhiyun if (!gpio_get_value(ESC_KEY) &&
202*4882a593Smuzhiyun gpio_get_value(PUSH_KEY) && 2 == cnt) {
203*4882a593Smuzhiyun lcd_position_cursor(1, 8);
204*4882a593Smuzhiyun lcd_puts(
205*4882a593Smuzhiyun "switching to network-console ... ");
206*4882a593Smuzhiyun env_set("bootcmd", "run netconsole");
207*4882a593Smuzhiyun cnt = 4;
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun } else if (!gpio_get_value(ESC_KEY) &&
210*4882a593Smuzhiyun gpio_get_value(PUSH_KEY) && 1 == cnt) {
211*4882a593Smuzhiyun lcd_position_cursor(1, 8);
212*4882a593Smuzhiyun lcd_puts(
213*4882a593Smuzhiyun "starting u-boot script from USB ... ");
214*4882a593Smuzhiyun env_set("bootcmd", "run usbscript");
215*4882a593Smuzhiyun cnt = 4;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun } else if ((!gpio_get_value(ESC_KEY) &&
218*4882a593Smuzhiyun gpio_get_value(PUSH_KEY) && cnt == 0) ||
219*4882a593Smuzhiyun (gpio_get_value(ESC_KEY) &&
220*4882a593Smuzhiyun gpio_get_value(PUSH_KEY) && cnt == 0)) {
221*4882a593Smuzhiyun lcd_position_cursor(1, 8);
222*4882a593Smuzhiyun lcd_puts(
223*4882a593Smuzhiyun "starting script from network ... ");
224*4882a593Smuzhiyun env_set("bootcmd", "run netscript");
225*4882a593Smuzhiyun cnt = 4;
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun } else if (!gpio_get_value(ESC_KEY)) {
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun } while (cnt);
231*4882a593Smuzhiyun } else if (scratchreg == 0xCC) {
232*4882a593Smuzhiyun lcd_position_cursor(1, 8);
233*4882a593Smuzhiyun lcd_puts(
234*4882a593Smuzhiyun "starting vxworks from network ... ");
235*4882a593Smuzhiyun env_set("bootcmd", "run netboot");
236*4882a593Smuzhiyun cnt = 4;
237*4882a593Smuzhiyun } else if (scratchreg == 0xCD) {
238*4882a593Smuzhiyun lcd_position_cursor(1, 8);
239*4882a593Smuzhiyun lcd_puts(
240*4882a593Smuzhiyun "starting script from network ... ");
241*4882a593Smuzhiyun env_set("bootcmd", "run netscript");
242*4882a593Smuzhiyun cnt = 4;
243*4882a593Smuzhiyun } else if (scratchreg == 0xCE) {
244*4882a593Smuzhiyun lcd_position_cursor(1, 8);
245*4882a593Smuzhiyun lcd_puts(
246*4882a593Smuzhiyun "starting AR from eMMC ... ");
247*4882a593Smuzhiyun env_set("bootcmd", "run mmcboot");
248*4882a593Smuzhiyun cnt = 4;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun lcd_position_cursor(1, 8);
252*4882a593Smuzhiyun switch (cnt) {
253*4882a593Smuzhiyun case 0:
254*4882a593Smuzhiyun lcd_puts("entering BOOT-mode. ");
255*4882a593Smuzhiyun env_set("bootcmd", "run defaultAR");
256*4882a593Smuzhiyun buf = 0x0000;
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case 1:
259*4882a593Smuzhiyun lcd_puts("entering DIAGNOSE-mode. ");
260*4882a593Smuzhiyun buf = 0x0F0F;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun case 2:
263*4882a593Smuzhiyun lcd_puts("entering SERVICE mode. ");
264*4882a593Smuzhiyun buf = 0xB4B4;
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case 3:
267*4882a593Smuzhiyun lcd_puts("loading OS... ");
268*4882a593Smuzhiyun buf = 0x0404;
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun /* write bootinfo into scratchregister of resetcontroller */
272*4882a593Smuzhiyun oldspeed = i2c_get_bus_speed();
273*4882a593Smuzhiyun if (i2c_set_bus_speed(CONFIG_SYS_OMAP24_I2C_SPEED_PSOC) >= 0) {
274*4882a593Smuzhiyun i2c_write(RSTCTRL_ADDR, RSTCTRL_SCRATCHREG, 1,
275*4882a593Smuzhiyun (uint8_t *)&buf, sizeof(buf));
276*4882a593Smuzhiyun i2c_set_bus_speed(oldspeed);
277*4882a593Smuzhiyun } else {
278*4882a593Smuzhiyun puts("ERROR: i2c_set_bus_speed failed! (scratchregister)\n");
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun /* setup othbootargs for bootvx-command (vxWorks bootline) */
281*4882a593Smuzhiyun char othbootargs[128];
282*4882a593Smuzhiyun snprintf(othbootargs, sizeof(othbootargs),
283*4882a593Smuzhiyun "u=vxWorksFTP pw=vxWorks o=0x%08x;0x%08x;0x%08x;0x%08x",
284*4882a593Smuzhiyun (unsigned int) gd->fb_base-0x20,
285*4882a593Smuzhiyun (u32)env_get_ulong("vx_memtop", 16, gd->fb_base-0x20),
286*4882a593Smuzhiyun (u32)env_get_ulong("vx_romfsbase", 16, 0),
287*4882a593Smuzhiyun (u32)env_get_ulong("vx_romfssize", 16, 0));
288*4882a593Smuzhiyun env_set("othbootargs", othbootargs);
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * reset VBAR registers to its reset location, VxWorks 6.9.3.2 does
291*4882a593Smuzhiyun * expect that vectors are there, original u-boot moves them to _start
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun __asm__("ldr r0,=0x20000");
294*4882a593Smuzhiyun __asm__("mcr p15, 0, r0, c12, c0, 0"); /* Set VBAR */
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun #endif /* CONFIG_BOARD_LATE_INIT */
299