1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Board functions for B&R BRPPT1
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at>
7*4882a593Smuzhiyun * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <spl.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/hardware.h>
18*4882a593Smuzhiyun #include <asm/arch/omap.h>
19*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
20*4882a593Smuzhiyun #include <asm/arch/clock.h>
21*4882a593Smuzhiyun #include <asm/arch/gpio.h>
22*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
23*4882a593Smuzhiyun #include <asm/arch/mem.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <asm/emif.h>
26*4882a593Smuzhiyun #include <asm/gpio.h>
27*4882a593Smuzhiyun #include <i2c.h>
28*4882a593Smuzhiyun #include <power/tps65217.h>
29*4882a593Smuzhiyun #include "../common/bur_common.h"
30*4882a593Smuzhiyun #include <lcd.h>
31*4882a593Smuzhiyun #include <watchdog.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* --------------------------------------------------------------------------*/
36*4882a593Smuzhiyun /* -- defines for GPIO -- */
37*4882a593Smuzhiyun #define REPSWITCH (0+20) /* GPIO0_20 */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
40*4882a593Smuzhiyun /* TODO: check ram-timing ! */
41*4882a593Smuzhiyun static const struct ddr_data ddr3_data = {
42*4882a593Smuzhiyun .datardsratio0 = MT41K256M16HA125E_RD_DQS,
43*4882a593Smuzhiyun .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
44*4882a593Smuzhiyun .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
45*4882a593Smuzhiyun .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct cmd_control ddr3_cmd_ctrl_data = {
49*4882a593Smuzhiyun .cmd0csratio = MT41K256M16HA125E_RATIO,
50*4882a593Smuzhiyun .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun .cmd1csratio = MT41K256M16HA125E_RATIO,
53*4882a593Smuzhiyun .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun .cmd2csratio = MT41K256M16HA125E_RATIO,
56*4882a593Smuzhiyun .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct emif_regs ddr3_emif_reg_data = {
60*4882a593Smuzhiyun .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
61*4882a593Smuzhiyun .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
62*4882a593Smuzhiyun .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
63*4882a593Smuzhiyun .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
64*4882a593Smuzhiyun .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
65*4882a593Smuzhiyun .zq_config = MT41K256M16HA125E_ZQ_CFG,
66*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const struct ctrl_ioregs ddr3_ioregs = {
70*4882a593Smuzhiyun .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
71*4882a593Smuzhiyun .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
72*4882a593Smuzhiyun .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
73*4882a593Smuzhiyun .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
74*4882a593Smuzhiyun .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * called from spl_nand.c
80*4882a593Smuzhiyun * return 0 for loading linux, return 1 for loading u-boot
81*4882a593Smuzhiyun */
spl_start_uboot(void)82*4882a593Smuzhiyun int spl_start_uboot(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun if (0 == gpio_get_value(REPSWITCH)) {
85*4882a593Smuzhiyun mdelay(1000);
86*4882a593Smuzhiyun printf("SPL: entering u-boot instead kernel image.\n");
87*4882a593Smuzhiyun return 1;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun #endif /* CONFIG_SPL_OS_BOOT */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define OSC (V_OSCK/1000000)
94*4882a593Smuzhiyun static const struct dpll_params dpll_ddr3 = { 400, OSC-1, 1, -1, -1, -1, -1};
95*4882a593Smuzhiyun
am33xx_spl_board_init(void)96*4882a593Smuzhiyun void am33xx_spl_board_init(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
99*4882a593Smuzhiyun /*struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;*/
100*4882a593Smuzhiyun struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * in TRM they write a reset value of 1 (=CLK_M_OSC) for the
104*4882a593Smuzhiyun * CLKSEL_TIMER6_CLK Register, in fact reset value is 0, so we need set
105*4882a593Smuzhiyun * the source of timer6 clk to CLK_M_OSC
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun writel(0x01, &cmdpll->clktimer6clk);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* enable additional clocks of modules which are accessed later */
110*4882a593Smuzhiyun u32 *const clk_domains[] = {
111*4882a593Smuzhiyun &cmper->lcdcclkstctrl,
112*4882a593Smuzhiyun 0
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun u32 *const clk_modules_tsspecific[] = {
116*4882a593Smuzhiyun &cmper->lcdclkctrl,
117*4882a593Smuzhiyun &cmper->timer5clkctrl,
118*4882a593Smuzhiyun &cmper->timer6clkctrl,
119*4882a593Smuzhiyun 0
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun do_enable_clocks(clk_domains, clk_modules_tsspecific, 1);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* setup LCD-Pixel Clock */
124*4882a593Smuzhiyun writel(0x2, &cmdpll->clklcdcpixelclk); /* clock comes from perPLL M2 */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* setup I2C */
127*4882a593Smuzhiyun enable_i2c_pin_mux();
128*4882a593Smuzhiyun i2c_set_bus_num(0);
129*4882a593Smuzhiyun i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
130*4882a593Smuzhiyun pmicsetup(0);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun gpio_direction_output(64+29, 1); /* switch NAND_RnB to GPMC_WAIT1 */
133*4882a593Smuzhiyun gpio_direction_output(64+28, 1); /* switch MII2_CRS to GPMC_WAIT0 */
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
get_dpll_ddr_params(void)136*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return &dpll_ddr3;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
sdram_init(void)141*4882a593Smuzhiyun void sdram_init(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun config_ddr(400, &ddr3_ioregs,
144*4882a593Smuzhiyun &ddr3_data,
145*4882a593Smuzhiyun &ddr3_cmd_ctrl_data,
146*4882a593Smuzhiyun &ddr3_emif_reg_data, 0);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Basic board specific setup. Pinmux has been handled already. */
board_init(void)151*4882a593Smuzhiyun int board_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun #if defined(CONFIG_HW_WATCHDOG)
154*4882a593Smuzhiyun hw_watchdog_init();
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
157*4882a593Smuzhiyun #ifdef CONFIG_NAND
158*4882a593Smuzhiyun gpmc_init();
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)164*4882a593Smuzhiyun int board_late_init(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun if (0 == gpio_get_value(REPSWITCH)) {
167*4882a593Smuzhiyun lcd_position_cursor(1, 8);
168*4882a593Smuzhiyun lcd_puts(
169*4882a593Smuzhiyun "switching to network-console ... ");
170*4882a593Smuzhiyun env_set("bootcmd", "run netconsole");
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun #endif /* CONFIG_BOARD_LATE_INIT */
175