1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2008 - 2013 Tensilica Inc.
3*4882a593Smuzhiyun * (C) Copyright 2014 - 2016 Cadence Design Systems Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/cache.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * We currently run always with caches enabled when running from memory.
13*4882a593Smuzhiyun * Xtensa version D or later will support changing cache behavior, so
14*4882a593Smuzhiyun * we could implement it if necessary.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
dcache_status(void)17*4882a593Smuzhiyun int dcache_status(void)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun return 1;
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
dcache_enable(void)22*4882a593Smuzhiyun void dcache_enable(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
dcache_disable(void)26*4882a593Smuzhiyun void dcache_disable(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
flush_cache(ulong start_addr,ulong size)30*4882a593Smuzhiyun void flush_cache(ulong start_addr, ulong size)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun __flush_invalidate_dcache_range(start_addr, size);
33*4882a593Smuzhiyun __invalidate_icache_range(start_addr, size);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
flush_dcache_all(void)36*4882a593Smuzhiyun void flush_dcache_all(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun __flush_dcache_all();
39*4882a593Smuzhiyun __invalidate_icache_all();
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
flush_dcache_range(ulong start_addr,ulong end_addr)42*4882a593Smuzhiyun void flush_dcache_range(ulong start_addr, ulong end_addr)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun __flush_invalidate_dcache_range(start_addr, end_addr - start_addr);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
invalidate_dcache_range(ulong start,ulong stop)47*4882a593Smuzhiyun void invalidate_dcache_range(ulong start, ulong stop)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun __invalidate_dcache_range(start, stop - start);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
invalidate_dcache_all(void)52*4882a593Smuzhiyun void invalidate_dcache_all(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun __invalidate_dcache_all();
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
invalidate_icache_all(void)57*4882a593Smuzhiyun void invalidate_icache_all(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun __invalidate_icache_all();
60*4882a593Smuzhiyun }
61