1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * This header file describes this specific Xtensa processor's TIE extensions 3*4882a593Smuzhiyun * that extend basic Xtensa core functionality. It is customized to this 4*4882a593Smuzhiyun * Xtensa processor configuration. 5*4882a593Smuzhiyun * This file is autogenerated, please do not edit. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 1999-2015 Cadence Design Systems Inc. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef _XTENSA_CORE_TIE_H 13*4882a593Smuzhiyun #define _XTENSA_CORE_TIE_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define XCHAL_CP_NUM 0 /* number of coprocessors */ 16*4882a593Smuzhiyun #define XCHAL_CP_MAX 0 /* max CP ID + 1 (0 if none) */ 17*4882a593Smuzhiyun #define XCHAL_CP_MASK 0x00 /* bitmask of all CPs by ID */ 18*4882a593Smuzhiyun #define XCHAL_CP_PORT_MASK 0x00 /* bitmask of only port CPs */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Save area for non-coprocessor optional and custom (TIE) state: */ 21*4882a593Smuzhiyun #define XCHAL_NCP_SA_SIZE 28 22*4882a593Smuzhiyun #define XCHAL_NCP_SA_ALIGN 4 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* Total save area for optional and custom state (NCP + CPn): */ 25*4882a593Smuzhiyun #define XCHAL_TOTAL_SA_SIZE 32 /* with 16-byte align padding */ 26*4882a593Smuzhiyun #define XCHAL_TOTAL_SA_ALIGN 4 /* actual minimum alignment */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* 29*4882a593Smuzhiyun * Detailed contents of save areas. 30*4882a593Smuzhiyun * NOTE: caller must define the XCHAL_SA_REG macro (not defined here) 31*4882a593Smuzhiyun * before expanding the XCHAL_xxx_SA_LIST() macros. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize, 34*4882a593Smuzhiyun * dbnum,base,regnum,bitsz,gapsz,reset,x...) 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * s = passed from XCHAL_*_LIST(s), eg. to select how to expand 37*4882a593Smuzhiyun * ccused = set if used by compiler without special options or code 38*4882a593Smuzhiyun * abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global) 39*4882a593Smuzhiyun * kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg) 40*4882a593Smuzhiyun * opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg) 41*4882a593Smuzhiyun * name = lowercase reg name (no quotes) 42*4882a593Smuzhiyun * galign = group byte alignment (power of 2) (galign >= align) 43*4882a593Smuzhiyun * align = register byte alignment (power of 2) 44*4882a593Smuzhiyun * asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz) 45*4882a593Smuzhiyun * (not including any pad bytes required to galign this or next reg) 46*4882a593Smuzhiyun * dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>) 47*4882a593Smuzhiyun * base = reg shortname w/o index (or sr=special, ur=TIE user reg) 48*4882a593Smuzhiyun * regnum = reg index in regfile, or special/TIE-user reg number 49*4882a593Smuzhiyun * bitsz = number of significant bits (regfile width, or ur/sr mask bits) 50*4882a593Smuzhiyun * gapsz = intervening bits, if bitsz bits not stored contiguously 51*4882a593Smuzhiyun * (padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize) 52*4882a593Smuzhiyun * reset = register reset value (or 0 if undefined at reset) 53*4882a593Smuzhiyun * x = reserved for future use (0 until then) 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun * To filter out certain registers, e.g. to expand only the non-global 56*4882a593Smuzhiyun * registers used by the compiler, you can do something like this: 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun * #define XCHAL_SA_REG(s,ccused,p...) SELCC##ccused(p) 59*4882a593Smuzhiyun * #define SELCC0(p...) 60*4882a593Smuzhiyun * #define SELCC1(abikind,p...) SELAK##abikind(p) 61*4882a593Smuzhiyun * #define SELAK0(p...) REG(p) 62*4882a593Smuzhiyun * #define SELAK1(p...) REG(p) 63*4882a593Smuzhiyun * #define SELAK2(p...) 64*4882a593Smuzhiyun * #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \ 65*4882a593Smuzhiyun * ...what you want to expand... 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define XCHAL_NCP_SA_NUM 7 69*4882a593Smuzhiyun #define XCHAL_NCP_SA_LIST(s) \ 70*4882a593Smuzhiyun XCHAL_SA_REG(s,1,0,0,1, acclo, 4, 4, 4,0x0210, sr,16 , 32,0,0,0) \ 71*4882a593Smuzhiyun XCHAL_SA_REG(s,1,0,0,1, acchi, 4, 4, 4,0x0211, sr,17 , 8,0,0,0) \ 72*4882a593Smuzhiyun XCHAL_SA_REG(s,0,0,0,1, scompare1, 4, 4, 4,0x020C, sr,12 , 32,0,0,0) \ 73*4882a593Smuzhiyun XCHAL_SA_REG(s,0,0,0,1, m0, 4, 4, 4,0x0220, sr,32 , 32,0,0,0) \ 74*4882a593Smuzhiyun XCHAL_SA_REG(s,0,0,0,1, m1, 4, 4, 4,0x0221, sr,33 , 32,0,0,0) \ 75*4882a593Smuzhiyun XCHAL_SA_REG(s,0,0,0,1, m2, 4, 4, 4,0x0222, sr,34 , 32,0,0,0) \ 76*4882a593Smuzhiyun XCHAL_SA_REG(s,0,0,0,1, m3, 4, 4, 4,0x0223, sr,35 , 32,0,0,0) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define XCHAL_CP0_SA_NUM 0 79*4882a593Smuzhiyun #define XCHAL_CP0_SA_LIST(s) /* empty */ 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define XCHAL_CP1_SA_NUM 0 82*4882a593Smuzhiyun #define XCHAL_CP1_SA_LIST(s) /* empty */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define XCHAL_CP2_SA_NUM 0 85*4882a593Smuzhiyun #define XCHAL_CP2_SA_LIST(s) /* empty */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define XCHAL_CP3_SA_NUM 0 88*4882a593Smuzhiyun #define XCHAL_CP3_SA_LIST(s) /* empty */ 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define XCHAL_CP4_SA_NUM 0 91*4882a593Smuzhiyun #define XCHAL_CP4_SA_LIST(s) /* empty */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define XCHAL_CP5_SA_NUM 0 94*4882a593Smuzhiyun #define XCHAL_CP5_SA_LIST(s) /* empty */ 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define XCHAL_CP6_SA_NUM 0 97*4882a593Smuzhiyun #define XCHAL_CP6_SA_LIST(s) /* empty */ 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define XCHAL_CP7_SA_NUM 0 100*4882a593Smuzhiyun #define XCHAL_CP7_SA_LIST(s) /* empty */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* Byte length of instruction from its first nibble (op0 field), per FLIX. */ 103*4882a593Smuzhiyun #define XCHAL_OP0_FORMAT_LENGTHS 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3 104*4882a593Smuzhiyun /* Byte length of instruction from its first byte, per FLIX. */ 105*4882a593Smuzhiyun #define XCHAL_BYTE0_FORMAT_LENGTHS \ 106*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 107*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 108*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 109*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 110*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 111*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 112*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\ 113*4882a593Smuzhiyun 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun #endif /*_XTENSA_CORE_TIE_H*/ 116*4882a593Smuzhiyun 117