1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Google, Inc
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <pch.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/pci.h>
17*4882a593Smuzhiyun #include <dm/pinctrl.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GPIO_USESEL_OFFSET(x) (x)
22*4882a593Smuzhiyun #define GPIO_IOSEL_OFFSET(x) (x + 4)
23*4882a593Smuzhiyun #define GPIO_LVL_OFFSET(x) ((x) ? (x) + 8 : 0xc)
24*4882a593Smuzhiyun #define GPI_INV 0x2c
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define IOPAD_MODE_MASK 0x7
27*4882a593Smuzhiyun #define IOPAD_PULL_ASSIGN_SHIFT 7
28*4882a593Smuzhiyun #define IOPAD_PULL_ASSIGN_MASK (0x3 << IOPAD_PULL_ASSIGN_SHIFT)
29*4882a593Smuzhiyun #define IOPAD_PULL_STRENGTH_SHIFT 9
30*4882a593Smuzhiyun #define IOPAD_PULL_STRENGTH_MASK (0x3 << IOPAD_PULL_STRENGTH_SHIFT)
31*4882a593Smuzhiyun
ich6_pinctrl_set_value(uint16_t base,unsigned offset,int value)32*4882a593Smuzhiyun static int ich6_pinctrl_set_value(uint16_t base, unsigned offset, int value)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun if (value)
35*4882a593Smuzhiyun setio_32(base, 1UL << offset);
36*4882a593Smuzhiyun else
37*4882a593Smuzhiyun clrio_32(base, 1UL << offset);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun return 0;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
ich6_pinctrl_set_function(uint16_t base,unsigned offset,int func)42*4882a593Smuzhiyun static int ich6_pinctrl_set_function(uint16_t base, unsigned offset, int func)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun if (func)
45*4882a593Smuzhiyun setio_32(base, 1UL << offset);
46*4882a593Smuzhiyun else
47*4882a593Smuzhiyun clrio_32(base, 1UL << offset);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
ich6_pinctrl_set_direction(uint16_t base,unsigned offset,int dir)52*4882a593Smuzhiyun static int ich6_pinctrl_set_direction(uint16_t base, unsigned offset, int dir)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun if (!dir)
55*4882a593Smuzhiyun setio_32(base, 1UL << offset);
56*4882a593Smuzhiyun else
57*4882a593Smuzhiyun clrio_32(base, 1UL << offset);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
ich6_pinctrl_cfg_pin(s32 gpiobase,s32 iobase,int pin_node)62*4882a593Smuzhiyun static int ich6_pinctrl_cfg_pin(s32 gpiobase, s32 iobase, int pin_node)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun bool is_gpio, invert;
65*4882a593Smuzhiyun u32 gpio_offset[2];
66*4882a593Smuzhiyun int pad_offset;
67*4882a593Smuzhiyun int dir, val;
68*4882a593Smuzhiyun int ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * GPIO node is not mandatory, so we only do the pinmuxing if the
72*4882a593Smuzhiyun * node exists.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun ret = fdtdec_get_int_array(gd->fdt_blob, pin_node, "gpio-offset",
75*4882a593Smuzhiyun gpio_offset, 2);
76*4882a593Smuzhiyun if (!ret) {
77*4882a593Smuzhiyun /* Do we want to force the GPIO mode? */
78*4882a593Smuzhiyun is_gpio = fdtdec_get_bool(gd->fdt_blob, pin_node, "mode-gpio");
79*4882a593Smuzhiyun if (is_gpio)
80*4882a593Smuzhiyun ich6_pinctrl_set_function(GPIO_USESEL_OFFSET(gpiobase) +
81*4882a593Smuzhiyun gpio_offset[0], gpio_offset[1],
82*4882a593Smuzhiyun 1);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun dir = fdtdec_get_int(gd->fdt_blob, pin_node, "direction", -1);
85*4882a593Smuzhiyun if (dir != -1)
86*4882a593Smuzhiyun ich6_pinctrl_set_direction(GPIO_IOSEL_OFFSET(gpiobase) +
87*4882a593Smuzhiyun gpio_offset[0], gpio_offset[1],
88*4882a593Smuzhiyun dir);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun val = fdtdec_get_int(gd->fdt_blob, pin_node, "output-value",
91*4882a593Smuzhiyun -1);
92*4882a593Smuzhiyun if (val != -1)
93*4882a593Smuzhiyun ich6_pinctrl_set_value(GPIO_LVL_OFFSET(gpiobase) +
94*4882a593Smuzhiyun gpio_offset[0], gpio_offset[1],
95*4882a593Smuzhiyun val);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun invert = fdtdec_get_bool(gd->fdt_blob, pin_node, "invert");
98*4882a593Smuzhiyun if (invert)
99*4882a593Smuzhiyun setio_32(gpiobase + GPI_INV, 1 << gpio_offset[1]);
100*4882a593Smuzhiyun debug("gpio %#x bit %d, is_gpio %d, dir %d, val %d, invert %d\n",
101*4882a593Smuzhiyun gpio_offset[0], gpio_offset[1], is_gpio, dir, val,
102*4882a593Smuzhiyun invert);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* if iobase is present, let's configure the pad */
106*4882a593Smuzhiyun if (iobase != -1) {
107*4882a593Smuzhiyun ulong iobase_addr;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * The offset for the same pin for the IOBASE and GPIOBASE are
111*4882a593Smuzhiyun * different, so instead of maintaining a lookup table,
112*4882a593Smuzhiyun * the device tree should provide directly the correct
113*4882a593Smuzhiyun * value for both mapping.
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun pad_offset = fdtdec_get_int(gd->fdt_blob, pin_node,
116*4882a593Smuzhiyun "pad-offset", -1);
117*4882a593Smuzhiyun if (pad_offset == -1)
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* compute the absolute pad address */
121*4882a593Smuzhiyun iobase_addr = iobase + pad_offset;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Do we need to set a specific function mode?
125*4882a593Smuzhiyun * If someone put also 'mode-gpio', this option will
126*4882a593Smuzhiyun * be just ignored by the controller
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun val = fdtdec_get_int(gd->fdt_blob, pin_node, "mode-func", -1);
129*4882a593Smuzhiyun if (val != -1)
130*4882a593Smuzhiyun clrsetbits_le32(iobase_addr, IOPAD_MODE_MASK, val);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Configure the pull-up/down if needed */
133*4882a593Smuzhiyun val = fdtdec_get_int(gd->fdt_blob, pin_node, "pull-assign", -1);
134*4882a593Smuzhiyun if (val != -1)
135*4882a593Smuzhiyun clrsetbits_le32(iobase_addr,
136*4882a593Smuzhiyun IOPAD_PULL_ASSIGN_MASK,
137*4882a593Smuzhiyun val << IOPAD_PULL_ASSIGN_SHIFT);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun val = fdtdec_get_int(gd->fdt_blob, pin_node, "pull-strength",
140*4882a593Smuzhiyun -1);
141*4882a593Smuzhiyun if (val != -1)
142*4882a593Smuzhiyun clrsetbits_le32(iobase_addr,
143*4882a593Smuzhiyun IOPAD_PULL_STRENGTH_MASK,
144*4882a593Smuzhiyun val << IOPAD_PULL_STRENGTH_SHIFT);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun debug("%s: pad cfg [0x%x]: %08x\n", __func__, pad_offset,
147*4882a593Smuzhiyun readl(iobase_addr));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
ich6_pinctrl_probe(struct udevice * dev)153*4882a593Smuzhiyun static int ich6_pinctrl_probe(struct udevice *dev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct udevice *pch;
156*4882a593Smuzhiyun int pin_node;
157*4882a593Smuzhiyun int ret;
158*4882a593Smuzhiyun u32 gpiobase;
159*4882a593Smuzhiyun u32 iobase = -1;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun debug("%s: start\n", __func__);
162*4882a593Smuzhiyun ret = uclass_first_device(UCLASS_PCH, &pch);
163*4882a593Smuzhiyun if (ret)
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun if (!pch)
166*4882a593Smuzhiyun return -ENODEV;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /*
169*4882a593Smuzhiyun * Get the memory/io base address to configure every pins.
170*4882a593Smuzhiyun * IOBASE is used to configure the mode/pads
171*4882a593Smuzhiyun * GPIOBASE is used to configure the direction and default value
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun ret = pch_get_gpio_base(pch, &gpiobase);
174*4882a593Smuzhiyun if (ret) {
175*4882a593Smuzhiyun debug("%s: invalid GPIOBASE address (%08x)\n", __func__,
176*4882a593Smuzhiyun gpiobase);
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * Get the IOBASE, this is not mandatory as this is not
182*4882a593Smuzhiyun * supported by all the CPU
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun ret = pch_get_io_base(pch, &iobase);
185*4882a593Smuzhiyun if (ret && ret != -ENOSYS) {
186*4882a593Smuzhiyun debug("%s: invalid IOBASE address (%08x)\n", __func__, iobase);
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for (pin_node = fdt_first_subnode(gd->fdt_blob, dev_of_offset(dev));
191*4882a593Smuzhiyun pin_node > 0;
192*4882a593Smuzhiyun pin_node = fdt_next_subnode(gd->fdt_blob, pin_node)) {
193*4882a593Smuzhiyun /* Configure the pin */
194*4882a593Smuzhiyun ret = ich6_pinctrl_cfg_pin(gpiobase, iobase, pin_node);
195*4882a593Smuzhiyun if (ret != 0) {
196*4882a593Smuzhiyun debug("%s: invalid configuration for the pin %d\n",
197*4882a593Smuzhiyun __func__, pin_node);
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun debug("%s: done\n", __func__);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct udevice_id ich6_pinctrl_match[] = {
207*4882a593Smuzhiyun { .compatible = "intel,x86-pinctrl", .data = X86_SYSCON_PINCONF },
208*4882a593Smuzhiyun { /* sentinel */ }
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun U_BOOT_DRIVER(ich6_pinctrl) = {
212*4882a593Smuzhiyun .name = "ich6_pinctrl",
213*4882a593Smuzhiyun .id = UCLASS_SYSCON,
214*4882a593Smuzhiyun .of_match = ich6_pinctrl_match,
215*4882a593Smuzhiyun .probe = ich6_pinctrl_probe,
216*4882a593Smuzhiyun };
217