1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Adapted from coreboot src/arch/x86/boot/mpspec.c
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <cpu.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <asm/cpu.h>
15*4882a593Smuzhiyun #include <asm/irq.h>
16*4882a593Smuzhiyun #include <asm/ioapic.h>
17*4882a593Smuzhiyun #include <asm/lapic.h>
18*4882a593Smuzhiyun #include <asm/mpspec.h>
19*4882a593Smuzhiyun #include <asm/tables.h>
20*4882a593Smuzhiyun #include <dm/uclass-internal.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static bool isa_irq_occupied[16];
25*4882a593Smuzhiyun
mp_write_floating_table(struct mp_floating_table * mf)26*4882a593Smuzhiyun struct mp_config_table *mp_write_floating_table(struct mp_floating_table *mf)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun ulong mc;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun memcpy(mf->mpf_signature, MPF_SIGNATURE, 4);
31*4882a593Smuzhiyun mf->mpf_physptr = (ulong)mf + sizeof(struct mp_floating_table);
32*4882a593Smuzhiyun mf->mpf_length = 1;
33*4882a593Smuzhiyun mf->mpf_spec = MPSPEC_V14;
34*4882a593Smuzhiyun mf->mpf_checksum = 0;
35*4882a593Smuzhiyun /* We don't use the default configuration table */
36*4882a593Smuzhiyun mf->mpf_feature1 = 0;
37*4882a593Smuzhiyun /* Indicate that virtual wire mode is always implemented */
38*4882a593Smuzhiyun mf->mpf_feature2 = 0;
39*4882a593Smuzhiyun mf->mpf_feature3 = 0;
40*4882a593Smuzhiyun mf->mpf_feature4 = 0;
41*4882a593Smuzhiyun mf->mpf_feature5 = 0;
42*4882a593Smuzhiyun mf->mpf_checksum = table_compute_checksum(mf, mf->mpf_length * 16);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun mc = (ulong)mf + sizeof(struct mp_floating_table);
45*4882a593Smuzhiyun return (struct mp_config_table *)mc;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
mp_config_table_init(struct mp_config_table * mc)48*4882a593Smuzhiyun void mp_config_table_init(struct mp_config_table *mc)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun memcpy(mc->mpc_signature, MPC_SIGNATURE, 4);
51*4882a593Smuzhiyun mc->mpc_length = sizeof(struct mp_config_table);
52*4882a593Smuzhiyun mc->mpc_spec = MPSPEC_V14;
53*4882a593Smuzhiyun mc->mpc_checksum = 0;
54*4882a593Smuzhiyun mc->mpc_oemptr = 0;
55*4882a593Smuzhiyun mc->mpc_oemsize = 0;
56*4882a593Smuzhiyun mc->mpc_entry_count = 0;
57*4882a593Smuzhiyun mc->mpc_lapic = LAPIC_DEFAULT_BASE;
58*4882a593Smuzhiyun mc->mpe_length = 0;
59*4882a593Smuzhiyun mc->mpe_checksum = 0;
60*4882a593Smuzhiyun mc->reserved = 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* The oem/product id fields are exactly 8/12 bytes long */
63*4882a593Smuzhiyun table_fill_string(mc->mpc_oem, CONFIG_SYS_VENDOR, 8, ' ');
64*4882a593Smuzhiyun table_fill_string(mc->mpc_product, CONFIG_SYS_BOARD, 12, ' ');
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
mp_write_processor(struct mp_config_table * mc)67*4882a593Smuzhiyun void mp_write_processor(struct mp_config_table *mc)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct mpc_config_processor *mpc;
70*4882a593Smuzhiyun struct udevice *dev;
71*4882a593Smuzhiyun u8 boot_apicid, apicver;
72*4882a593Smuzhiyun u32 cpusignature, cpufeature;
73*4882a593Smuzhiyun struct cpuid_result result;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun boot_apicid = lapicid();
76*4882a593Smuzhiyun apicver = lapic_read(LAPIC_LVR) & 0xff;
77*4882a593Smuzhiyun result = cpuid(1);
78*4882a593Smuzhiyun cpusignature = result.eax;
79*4882a593Smuzhiyun cpufeature = result.edx;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun for (uclass_find_first_device(UCLASS_CPU, &dev);
82*4882a593Smuzhiyun dev;
83*4882a593Smuzhiyun uclass_find_next_device(&dev)) {
84*4882a593Smuzhiyun struct cpu_platdata *plat = dev_get_parent_platdata(dev);
85*4882a593Smuzhiyun u8 cpuflag = MPC_CPU_EN;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (!device_active(dev))
88*4882a593Smuzhiyun continue;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun mpc = (struct mpc_config_processor *)mp_next_mpc_entry(mc);
91*4882a593Smuzhiyun mpc->mpc_type = MP_PROCESSOR;
92*4882a593Smuzhiyun mpc->mpc_apicid = plat->cpu_id;
93*4882a593Smuzhiyun mpc->mpc_apicver = apicver;
94*4882a593Smuzhiyun if (boot_apicid == plat->cpu_id)
95*4882a593Smuzhiyun cpuflag |= MPC_CPU_BP;
96*4882a593Smuzhiyun mpc->mpc_cpuflag = cpuflag;
97*4882a593Smuzhiyun mpc->mpc_cpusignature = cpusignature;
98*4882a593Smuzhiyun mpc->mpc_cpufeature = cpufeature;
99*4882a593Smuzhiyun mpc->mpc_reserved[0] = 0;
100*4882a593Smuzhiyun mpc->mpc_reserved[1] = 0;
101*4882a593Smuzhiyun mp_add_mpc_entry(mc, sizeof(*mpc));
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
mp_write_bus(struct mp_config_table * mc,int id,const char * bustype)105*4882a593Smuzhiyun void mp_write_bus(struct mp_config_table *mc, int id, const char *bustype)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct mpc_config_bus *mpc;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun mpc = (struct mpc_config_bus *)mp_next_mpc_entry(mc);
110*4882a593Smuzhiyun mpc->mpc_type = MP_BUS;
111*4882a593Smuzhiyun mpc->mpc_busid = id;
112*4882a593Smuzhiyun memcpy(mpc->mpc_bustype, bustype, 6);
113*4882a593Smuzhiyun mp_add_mpc_entry(mc, sizeof(*mpc));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
mp_write_ioapic(struct mp_config_table * mc,int id,int ver,u32 apicaddr)116*4882a593Smuzhiyun void mp_write_ioapic(struct mp_config_table *mc, int id, int ver, u32 apicaddr)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct mpc_config_ioapic *mpc;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun mpc = (struct mpc_config_ioapic *)mp_next_mpc_entry(mc);
121*4882a593Smuzhiyun mpc->mpc_type = MP_IOAPIC;
122*4882a593Smuzhiyun mpc->mpc_apicid = id;
123*4882a593Smuzhiyun mpc->mpc_apicver = ver;
124*4882a593Smuzhiyun mpc->mpc_flags = MPC_APIC_USABLE;
125*4882a593Smuzhiyun mpc->mpc_apicaddr = apicaddr;
126*4882a593Smuzhiyun mp_add_mpc_entry(mc, sizeof(*mpc));
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
mp_write_intsrc(struct mp_config_table * mc,int irqtype,int irqflag,int srcbus,int srcbusirq,int dstapic,int dstirq)129*4882a593Smuzhiyun void mp_write_intsrc(struct mp_config_table *mc, int irqtype, int irqflag,
130*4882a593Smuzhiyun int srcbus, int srcbusirq, int dstapic, int dstirq)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct mpc_config_intsrc *mpc;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun mpc = (struct mpc_config_intsrc *)mp_next_mpc_entry(mc);
135*4882a593Smuzhiyun mpc->mpc_type = MP_INTSRC;
136*4882a593Smuzhiyun mpc->mpc_irqtype = irqtype;
137*4882a593Smuzhiyun mpc->mpc_irqflag = irqflag;
138*4882a593Smuzhiyun mpc->mpc_srcbus = srcbus;
139*4882a593Smuzhiyun mpc->mpc_srcbusirq = srcbusirq;
140*4882a593Smuzhiyun mpc->mpc_dstapic = dstapic;
141*4882a593Smuzhiyun mpc->mpc_dstirq = dstirq;
142*4882a593Smuzhiyun mp_add_mpc_entry(mc, sizeof(*mpc));
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
mp_write_pci_intsrc(struct mp_config_table * mc,int irqtype,int srcbus,int dev,int pin,int dstapic,int dstirq)145*4882a593Smuzhiyun void mp_write_pci_intsrc(struct mp_config_table *mc, int irqtype,
146*4882a593Smuzhiyun int srcbus, int dev, int pin, int dstapic, int dstirq)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun u8 srcbusirq = (dev << 2) | (pin - 1);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun mp_write_intsrc(mc, irqtype, MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW,
151*4882a593Smuzhiyun srcbus, srcbusirq, dstapic, dstirq);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
mp_write_lintsrc(struct mp_config_table * mc,int irqtype,int irqflag,int srcbus,int srcbusirq,int destapic,int destlint)154*4882a593Smuzhiyun void mp_write_lintsrc(struct mp_config_table *mc, int irqtype, int irqflag,
155*4882a593Smuzhiyun int srcbus, int srcbusirq, int destapic, int destlint)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct mpc_config_lintsrc *mpc;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun mpc = (struct mpc_config_lintsrc *)mp_next_mpc_entry(mc);
160*4882a593Smuzhiyun mpc->mpc_type = MP_LINTSRC;
161*4882a593Smuzhiyun mpc->mpc_irqtype = irqtype;
162*4882a593Smuzhiyun mpc->mpc_irqflag = irqflag;
163*4882a593Smuzhiyun mpc->mpc_srcbusid = srcbus;
164*4882a593Smuzhiyun mpc->mpc_srcbusirq = srcbusirq;
165*4882a593Smuzhiyun mpc->mpc_destapic = destapic;
166*4882a593Smuzhiyun mpc->mpc_destlint = destlint;
167*4882a593Smuzhiyun mp_add_mpc_entry(mc, sizeof(*mpc));
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
mp_write_address_space(struct mp_config_table * mc,int busid,int addr_type,u32 addr_base_low,u32 addr_base_high,u32 addr_length_low,u32 addr_length_high)170*4882a593Smuzhiyun void mp_write_address_space(struct mp_config_table *mc,
171*4882a593Smuzhiyun int busid, int addr_type,
172*4882a593Smuzhiyun u32 addr_base_low, u32 addr_base_high,
173*4882a593Smuzhiyun u32 addr_length_low, u32 addr_length_high)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct mp_ext_system_address_space *mpe;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun mpe = (struct mp_ext_system_address_space *)mp_next_mpe_entry(mc);
178*4882a593Smuzhiyun mpe->mpe_type = MPE_SYSTEM_ADDRESS_SPACE;
179*4882a593Smuzhiyun mpe->mpe_length = sizeof(*mpe);
180*4882a593Smuzhiyun mpe->mpe_busid = busid;
181*4882a593Smuzhiyun mpe->mpe_addr_type = addr_type;
182*4882a593Smuzhiyun mpe->mpe_addr_base_low = addr_base_low;
183*4882a593Smuzhiyun mpe->mpe_addr_base_high = addr_base_high;
184*4882a593Smuzhiyun mpe->mpe_addr_length_low = addr_length_low;
185*4882a593Smuzhiyun mpe->mpe_addr_length_high = addr_length_high;
186*4882a593Smuzhiyun mp_add_mpe_entry(mc, (struct mp_ext_config *)mpe);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
mp_write_bus_hierarchy(struct mp_config_table * mc,int busid,int bus_info,int parent_busid)189*4882a593Smuzhiyun void mp_write_bus_hierarchy(struct mp_config_table *mc,
190*4882a593Smuzhiyun int busid, int bus_info, int parent_busid)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct mp_ext_bus_hierarchy *mpe;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun mpe = (struct mp_ext_bus_hierarchy *)mp_next_mpe_entry(mc);
195*4882a593Smuzhiyun mpe->mpe_type = MPE_BUS_HIERARCHY;
196*4882a593Smuzhiyun mpe->mpe_length = sizeof(*mpe);
197*4882a593Smuzhiyun mpe->mpe_busid = busid;
198*4882a593Smuzhiyun mpe->mpe_bus_info = bus_info;
199*4882a593Smuzhiyun mpe->mpe_parent_busid = parent_busid;
200*4882a593Smuzhiyun mpe->reserved[0] = 0;
201*4882a593Smuzhiyun mpe->reserved[1] = 0;
202*4882a593Smuzhiyun mpe->reserved[2] = 0;
203*4882a593Smuzhiyun mp_add_mpe_entry(mc, (struct mp_ext_config *)mpe);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
mp_write_compat_address_space(struct mp_config_table * mc,int busid,int addr_modifier,u32 range_list)206*4882a593Smuzhiyun void mp_write_compat_address_space(struct mp_config_table *mc, int busid,
207*4882a593Smuzhiyun int addr_modifier, u32 range_list)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct mp_ext_compat_address_space *mpe;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun mpe = (struct mp_ext_compat_address_space *)mp_next_mpe_entry(mc);
212*4882a593Smuzhiyun mpe->mpe_type = MPE_COMPAT_ADDRESS_SPACE;
213*4882a593Smuzhiyun mpe->mpe_length = sizeof(*mpe);
214*4882a593Smuzhiyun mpe->mpe_busid = busid;
215*4882a593Smuzhiyun mpe->mpe_addr_modifier = addr_modifier;
216*4882a593Smuzhiyun mpe->mpe_range_list = range_list;
217*4882a593Smuzhiyun mp_add_mpe_entry(mc, (struct mp_ext_config *)mpe);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
mptable_finalize(struct mp_config_table * mc)220*4882a593Smuzhiyun u32 mptable_finalize(struct mp_config_table *mc)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun ulong end;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun mc->mpe_checksum = table_compute_checksum((void *)mp_next_mpc_entry(mc),
225*4882a593Smuzhiyun mc->mpe_length);
226*4882a593Smuzhiyun mc->mpc_checksum = table_compute_checksum(mc, mc->mpc_length);
227*4882a593Smuzhiyun end = mp_next_mpe_entry(mc);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun debug("Write the MP table at: %lx - %lx\n", (ulong)mc, end);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return end;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
mptable_add_isa_interrupts(struct mp_config_table * mc,int bus_isa,int apicid,int external_int2)234*4882a593Smuzhiyun static void mptable_add_isa_interrupts(struct mp_config_table *mc, int bus_isa,
235*4882a593Smuzhiyun int apicid, int external_int2)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun int i;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun mp_write_intsrc(mc, external_int2 ? MP_INT : MP_EXTINT,
240*4882a593Smuzhiyun MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
241*4882a593Smuzhiyun bus_isa, 0, apicid, 0);
242*4882a593Smuzhiyun mp_write_intsrc(mc, MP_INT, MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
243*4882a593Smuzhiyun bus_isa, 1, apicid, 1);
244*4882a593Smuzhiyun mp_write_intsrc(mc, external_int2 ? MP_EXTINT : MP_INT,
245*4882a593Smuzhiyun MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
246*4882a593Smuzhiyun bus_isa, 0, apicid, 2);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 3; i < 16; i++) {
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * Do not write ISA interrupt entry if it is already occupied
251*4882a593Smuzhiyun * by the platform devices.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun if (isa_irq_occupied[i])
254*4882a593Smuzhiyun continue;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun mp_write_intsrc(mc, MP_INT,
257*4882a593Smuzhiyun MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
258*4882a593Smuzhiyun bus_isa, i, apicid, i);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun * Check duplicated I/O interrupt assignment table entry, to make sure
264*4882a593Smuzhiyun * there is only one entry with the given bus, device and interrupt pin.
265*4882a593Smuzhiyun */
check_dup_entry(struct mpc_config_intsrc * intsrc_base,int entry_num,int bus,int device,int pin)266*4882a593Smuzhiyun static bool check_dup_entry(struct mpc_config_intsrc *intsrc_base,
267*4882a593Smuzhiyun int entry_num, int bus, int device, int pin)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct mpc_config_intsrc *intsrc = intsrc_base;
270*4882a593Smuzhiyun int i;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun for (i = 0; i < entry_num; i++) {
273*4882a593Smuzhiyun if (intsrc->mpc_srcbus == bus &&
274*4882a593Smuzhiyun intsrc->mpc_srcbusirq == ((device << 2) | (pin - 1)))
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun intsrc++;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return (i == entry_num) ? false : true;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* TODO: move this to driver model */
mp_determine_pci_dstirq(int bus,int dev,int func,int pirq)283*4882a593Smuzhiyun __weak int mp_determine_pci_dstirq(int bus, int dev, int func, int pirq)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun /* PIRQ[A-H] are connected to I/O APIC INTPIN#16-23 */
286*4882a593Smuzhiyun return pirq + 16;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
mptable_add_intsrc(struct mp_config_table * mc,int bus_isa,int apicid)289*4882a593Smuzhiyun static int mptable_add_intsrc(struct mp_config_table *mc,
290*4882a593Smuzhiyun int bus_isa, int apicid)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct mpc_config_intsrc *intsrc_base;
293*4882a593Smuzhiyun int intsrc_entries = 0;
294*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
295*4882a593Smuzhiyun struct udevice *dev;
296*4882a593Smuzhiyun int len, count;
297*4882a593Smuzhiyun const u32 *cell;
298*4882a593Smuzhiyun int i, ret;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = uclass_first_device_err(UCLASS_IRQ, &dev);
301*4882a593Smuzhiyun if (ret && ret != -ENODEV) {
302*4882a593Smuzhiyun debug("%s: Cannot find irq router node\n", __func__);
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Get I/O interrupt information from device tree */
307*4882a593Smuzhiyun cell = fdt_getprop(blob, dev_of_offset(dev), "intel,pirq-routing",
308*4882a593Smuzhiyun &len);
309*4882a593Smuzhiyun if (!cell)
310*4882a593Smuzhiyun return -ENOENT;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if ((len % sizeof(struct pirq_routing)) == 0)
313*4882a593Smuzhiyun count = len / sizeof(struct pirq_routing);
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun return -EINVAL;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun intsrc_base = (struct mpc_config_intsrc *)mp_next_mpc_entry(mc);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun for (i = 0; i < count; i++) {
320*4882a593Smuzhiyun struct pirq_routing pr;
321*4882a593Smuzhiyun int bus, dev, func;
322*4882a593Smuzhiyun int dstirq;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun pr.bdf = fdt_addr_to_cpu(cell[0]);
325*4882a593Smuzhiyun pr.pin = fdt_addr_to_cpu(cell[1]);
326*4882a593Smuzhiyun pr.pirq = fdt_addr_to_cpu(cell[2]);
327*4882a593Smuzhiyun bus = PCI_BUS(pr.bdf);
328*4882a593Smuzhiyun dev = PCI_DEV(pr.bdf);
329*4882a593Smuzhiyun func = PCI_FUNC(pr.bdf);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (check_dup_entry(intsrc_base, intsrc_entries,
332*4882a593Smuzhiyun bus, dev, pr.pin)) {
333*4882a593Smuzhiyun debug("found entry for bus %d device %d INT%c, skipping\n",
334*4882a593Smuzhiyun bus, dev, 'A' + pr.pin - 1);
335*4882a593Smuzhiyun cell += sizeof(struct pirq_routing) / sizeof(u32);
336*4882a593Smuzhiyun continue;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun dstirq = mp_determine_pci_dstirq(bus, dev, func, pr.pirq);
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * For PIRQ which is connected to I/O APIC interrupt pin#0-15,
342*4882a593Smuzhiyun * mark it as occupied so that we can skip it later.
343*4882a593Smuzhiyun */
344*4882a593Smuzhiyun if (dstirq < 16)
345*4882a593Smuzhiyun isa_irq_occupied[dstirq] = true;
346*4882a593Smuzhiyun mp_write_pci_intsrc(mc, MP_INT, bus, dev, pr.pin,
347*4882a593Smuzhiyun apicid, dstirq);
348*4882a593Smuzhiyun intsrc_entries++;
349*4882a593Smuzhiyun cell += sizeof(struct pirq_routing) / sizeof(u32);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Legacy Interrupts */
353*4882a593Smuzhiyun debug("Writing ISA IRQs\n");
354*4882a593Smuzhiyun mptable_add_isa_interrupts(mc, bus_isa, apicid, 0);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
mptable_add_lintsrc(struct mp_config_table * mc,int bus_isa)359*4882a593Smuzhiyun static void mptable_add_lintsrc(struct mp_config_table *mc, int bus_isa)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun mp_write_lintsrc(mc, MP_EXTINT,
362*4882a593Smuzhiyun MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
363*4882a593Smuzhiyun bus_isa, 0, MP_APIC_ALL, 0);
364*4882a593Smuzhiyun mp_write_lintsrc(mc, MP_NMI,
365*4882a593Smuzhiyun MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
366*4882a593Smuzhiyun bus_isa, 0, MP_APIC_ALL, 1);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
write_mp_table(ulong addr)369*4882a593Smuzhiyun ulong write_mp_table(ulong addr)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct mp_config_table *mc;
372*4882a593Smuzhiyun int ioapic_id, ioapic_ver;
373*4882a593Smuzhiyun int bus_isa = 0xff;
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun ulong end;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* 16 byte align the table address */
378*4882a593Smuzhiyun addr = ALIGN(addr, 16);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Write floating table */
381*4882a593Smuzhiyun mc = mp_write_floating_table((struct mp_floating_table *)addr);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Write configuration table header */
384*4882a593Smuzhiyun mp_config_table_init(mc);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Write processor entry */
387*4882a593Smuzhiyun mp_write_processor(mc);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Write bus entry */
390*4882a593Smuzhiyun mp_write_bus(mc, bus_isa, BUSTYPE_ISA);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* Write I/O APIC entry */
393*4882a593Smuzhiyun ioapic_id = io_apic_read(IO_APIC_ID) >> 24;
394*4882a593Smuzhiyun ioapic_ver = io_apic_read(IO_APIC_VER) & 0xff;
395*4882a593Smuzhiyun mp_write_ioapic(mc, ioapic_id, ioapic_ver, IO_APIC_ADDR);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Write I/O interrupt assignment entry */
398*4882a593Smuzhiyun ret = mptable_add_intsrc(mc, bus_isa, ioapic_id);
399*4882a593Smuzhiyun if (ret)
400*4882a593Smuzhiyun debug("Failed to write I/O interrupt assignment table\n");
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* Write local interrupt assignment entry */
403*4882a593Smuzhiyun mptable_add_lintsrc(mc, bus_isa);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Finalize the MP table */
406*4882a593Smuzhiyun end = mptable_finalize(mc);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return end;
409*4882a593Smuzhiyun }
410