xref: /OK3568_Linux_fs/u-boot/arch/x86/lib/bios_interrupts.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * From Coreboot
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2001 Ronald G. Minnich
5*4882a593Smuzhiyun  * Copyright (C) 2005 Nick.Barker9@btinternet.com
6*4882a593Smuzhiyun  * Copyright (C) 2007-2009 coresystems GmbH
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/pci.h>
13*4882a593Smuzhiyun #include "bios_emul.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* errors go in AH. Just set these up so that word assigns will work */
16*4882a593Smuzhiyun enum {
17*4882a593Smuzhiyun 	PCIBIOS_SUCCESSFUL = 0x0000,
18*4882a593Smuzhiyun 	PCIBIOS_UNSUPPORTED = 0x8100,
19*4882a593Smuzhiyun 	PCIBIOS_BADVENDOR = 0x8300,
20*4882a593Smuzhiyun 	PCIBIOS_NODEV = 0x8600,
21*4882a593Smuzhiyun 	PCIBIOS_BADREG = 0x8700
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
int10_handler(void)24*4882a593Smuzhiyun int int10_handler(void)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	static u8 cursor_row, cursor_col;
27*4882a593Smuzhiyun 	int res = 0;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	switch ((M.x86.R_EAX & 0xff00) >> 8) {
30*4882a593Smuzhiyun 	case 0x01: /* Set cursor shape */
31*4882a593Smuzhiyun 		res = 1;
32*4882a593Smuzhiyun 		break;
33*4882a593Smuzhiyun 	case 0x02: /* Set cursor position */
34*4882a593Smuzhiyun 		if (cursor_row != ((M.x86.R_EDX >> 8) & 0xff) ||
35*4882a593Smuzhiyun 		    cursor_col >= (M.x86.R_EDX & 0xff)) {
36*4882a593Smuzhiyun 			debug("\n");
37*4882a593Smuzhiyun 		}
38*4882a593Smuzhiyun 		cursor_row = (M.x86.R_EDX >> 8) & 0xff;
39*4882a593Smuzhiyun 		cursor_col = M.x86.R_EDX & 0xff;
40*4882a593Smuzhiyun 		res = 1;
41*4882a593Smuzhiyun 		break;
42*4882a593Smuzhiyun 	case 0x03: /* Get cursor position */
43*4882a593Smuzhiyun 		M.x86.R_EAX &= 0x00ff;
44*4882a593Smuzhiyun 		M.x86.R_ECX = 0x0607;
45*4882a593Smuzhiyun 		M.x86.R_EDX = (cursor_row << 8) | cursor_col;
46*4882a593Smuzhiyun 		res = 1;
47*4882a593Smuzhiyun 		break;
48*4882a593Smuzhiyun 	case 0x06: /* Scroll up */
49*4882a593Smuzhiyun 		debug("\n");
50*4882a593Smuzhiyun 		res = 1;
51*4882a593Smuzhiyun 		break;
52*4882a593Smuzhiyun 	case 0x08: /* Get Character and Mode at Cursor Position */
53*4882a593Smuzhiyun 		M.x86.R_EAX = 0x0f00 | 'A'; /* White on black 'A' */
54*4882a593Smuzhiyun 		res = 1;
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun 	case 0x09: /* Write Character and attribute */
57*4882a593Smuzhiyun 	case 0x0e: /* Write Character */
58*4882a593Smuzhiyun 		debug("%c", M.x86.R_EAX & 0xff);
59*4882a593Smuzhiyun 		res = 1;
60*4882a593Smuzhiyun 		break;
61*4882a593Smuzhiyun 	case 0x0f: /* Get video mode */
62*4882a593Smuzhiyun 		M.x86.R_EAX = 0x5002; /*80 x 25 */
63*4882a593Smuzhiyun 		M.x86.R_EBX &= 0x00ff;
64*4882a593Smuzhiyun 		res = 1;
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	default:
67*4882a593Smuzhiyun 		printf("Unknown INT10 function %04x\n", M.x86.R_EAX & 0xffff);
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 	return res;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
int12_handler(void)73*4882a593Smuzhiyun int int12_handler(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	M.x86.R_EAX = 64 * 1024;
76*4882a593Smuzhiyun 	return 1;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
int16_handler(void)79*4882a593Smuzhiyun int int16_handler(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	int res = 0;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	switch ((M.x86.R_EAX & 0xff00) >> 8) {
84*4882a593Smuzhiyun 	case 0x00: /* Check for Keystroke */
85*4882a593Smuzhiyun 		M.x86.R_EAX = 0x6120; /* Space Bar, Space */
86*4882a593Smuzhiyun 		res = 1;
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	case 0x01: /* Check for Keystroke */
89*4882a593Smuzhiyun 		M.x86.R_EFLG |= 1 << 6; /* Zero Flag set (no key available) */
90*4882a593Smuzhiyun 		res = 1;
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	default:
93*4882a593Smuzhiyun 		printf("Unknown INT16 function %04x\n", M.x86.R_EAX & 0xffff);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 	return res;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define PCI_CONFIG_SPACE_TYPE1	(1 << 0)
101*4882a593Smuzhiyun #define PCI_SPECIAL_CYCLE_TYPE1	(1 << 4)
102*4882a593Smuzhiyun 
int1a_handler(void)103*4882a593Smuzhiyun int int1a_handler(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	unsigned short func = (unsigned short)M.x86.R_EAX;
106*4882a593Smuzhiyun 	int retval = 1;
107*4882a593Smuzhiyun 	unsigned short devid, vendorid, devfn;
108*4882a593Smuzhiyun 	struct udevice *dev;
109*4882a593Smuzhiyun 	/* Use short to get rid of gabage in upper half of 32-bit register */
110*4882a593Smuzhiyun 	short devindex;
111*4882a593Smuzhiyun 	unsigned char bus;
112*4882a593Smuzhiyun 	pci_dev_t bdf;
113*4882a593Smuzhiyun 	u32 dword;
114*4882a593Smuzhiyun 	u16 word;
115*4882a593Smuzhiyun 	u8 byte, reg;
116*4882a593Smuzhiyun 	int ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	switch (func) {
119*4882a593Smuzhiyun 	case 0xb101: /* PCIBIOS Check */
120*4882a593Smuzhiyun 		M.x86.R_EDX = 0x20494350;	/* ' ICP' */
121*4882a593Smuzhiyun 		M.x86.R_EAX &= 0xffff0000; /* Clear AH / AL */
122*4882a593Smuzhiyun 		M.x86.R_EAX |= PCI_CONFIG_SPACE_TYPE1 |
123*4882a593Smuzhiyun 				PCI_SPECIAL_CYCLE_TYPE1;
124*4882a593Smuzhiyun 		/*
125*4882a593Smuzhiyun 		 * last bus in the system. Hard code to 255 for now.
126*4882a593Smuzhiyun 		 * dev_enumerate() does not seem to tell us (publically)
127*4882a593Smuzhiyun 		 */
128*4882a593Smuzhiyun 		M.x86.R_ECX = 0xff;
129*4882a593Smuzhiyun 		M.x86.R_EDI = 0x00000000;	/* protected mode entry */
130*4882a593Smuzhiyun 		retval = 1;
131*4882a593Smuzhiyun 		break;
132*4882a593Smuzhiyun 	case 0xb102: /* Find Device */
133*4882a593Smuzhiyun 		devid = M.x86.R_ECX;
134*4882a593Smuzhiyun 		vendorid = M.x86.R_EDX;
135*4882a593Smuzhiyun 		devindex = M.x86.R_ESI;
136*4882a593Smuzhiyun 		bdf = -1;
137*4882a593Smuzhiyun 		ret = dm_pci_find_device(vendorid, devid, devindex, &dev);
138*4882a593Smuzhiyun 		if (!ret) {
139*4882a593Smuzhiyun 			unsigned short busdevfn;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 			bdf = dm_pci_get_bdf(dev);
142*4882a593Smuzhiyun 			M.x86.R_EAX &= 0xffff00ff; /* Clear AH */
143*4882a593Smuzhiyun 			M.x86.R_EAX |= PCIBIOS_SUCCESSFUL;
144*4882a593Smuzhiyun 			/*
145*4882a593Smuzhiyun 			 * busnum is an unsigned char;
146*4882a593Smuzhiyun 			 * devfn is an int, so we mask it off.
147*4882a593Smuzhiyun 			 */
148*4882a593Smuzhiyun 			busdevfn = (PCI_BUS(bdf) << 8) | PCI_DEV(bdf) << 3 |
149*4882a593Smuzhiyun 				PCI_FUNC(bdf);
150*4882a593Smuzhiyun 			debug("0x%x: return 0x%x\n", func, busdevfn);
151*4882a593Smuzhiyun 			M.x86.R_EBX = busdevfn;
152*4882a593Smuzhiyun 			retval = 1;
153*4882a593Smuzhiyun 		} else {
154*4882a593Smuzhiyun 			M.x86.R_EAX &= 0xffff00ff; /* Clear AH */
155*4882a593Smuzhiyun 			M.x86.R_EAX |= PCIBIOS_NODEV;
156*4882a593Smuzhiyun 			retval = 0;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 		break;
159*4882a593Smuzhiyun 	case 0xb10a: /* Read Config Dword */
160*4882a593Smuzhiyun 	case 0xb109: /* Read Config Word */
161*4882a593Smuzhiyun 	case 0xb108: /* Read Config Byte */
162*4882a593Smuzhiyun 	case 0xb10d: /* Write Config Dword */
163*4882a593Smuzhiyun 	case 0xb10c: /* Write Config Word */
164*4882a593Smuzhiyun 	case 0xb10b: /* Write Config Byte */
165*4882a593Smuzhiyun 		devfn = M.x86.R_EBX & 0xff;
166*4882a593Smuzhiyun 		bus = M.x86.R_EBX >> 8;
167*4882a593Smuzhiyun 		reg = M.x86.R_EDI;
168*4882a593Smuzhiyun 		bdf = PCI_BDF(bus, devfn >> 3, devfn & 7);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		ret = dm_pci_bus_find_bdf(bdf, &dev);
171*4882a593Smuzhiyun 		if (ret) {
172*4882a593Smuzhiyun 			debug("%s: Device %x not found\n", __func__, bdf);
173*4882a593Smuzhiyun 			break;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		switch (func) {
177*4882a593Smuzhiyun 		case 0xb108: /* Read Config Byte */
178*4882a593Smuzhiyun 			dm_pci_read_config8(dev, reg, &byte);
179*4882a593Smuzhiyun 			M.x86.R_ECX = byte;
180*4882a593Smuzhiyun 			break;
181*4882a593Smuzhiyun 		case 0xb109: /* Read Config Word */
182*4882a593Smuzhiyun 			dm_pci_read_config16(dev, reg, &word);
183*4882a593Smuzhiyun 			M.x86.R_ECX = word;
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 		case 0xb10a: /* Read Config Dword */
186*4882a593Smuzhiyun 			dm_pci_read_config32(dev, reg, &dword);
187*4882a593Smuzhiyun 			M.x86.R_ECX = dword;
188*4882a593Smuzhiyun 			break;
189*4882a593Smuzhiyun 		case 0xb10b: /* Write Config Byte */
190*4882a593Smuzhiyun 			byte = M.x86.R_ECX;
191*4882a593Smuzhiyun 			dm_pci_write_config8(dev, reg, byte);
192*4882a593Smuzhiyun 			break;
193*4882a593Smuzhiyun 		case 0xb10c: /* Write Config Word */
194*4882a593Smuzhiyun 			word = M.x86.R_ECX;
195*4882a593Smuzhiyun 			dm_pci_write_config16(dev, reg, word);
196*4882a593Smuzhiyun 			break;
197*4882a593Smuzhiyun 		case 0xb10d: /* Write Config Dword */
198*4882a593Smuzhiyun 			dword = M.x86.R_ECX;
199*4882a593Smuzhiyun 			dm_pci_write_config32(dev, reg, dword);
200*4882a593Smuzhiyun 			break;
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun #ifdef CONFIG_REALMODE_DEBUG
203*4882a593Smuzhiyun 		debug("0x%x: bus %d devfn 0x%x reg 0x%x val 0x%x\n", func,
204*4882a593Smuzhiyun 		      bus, devfn, reg, M.x86.R_ECX);
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun 		M.x86.R_EAX &= 0xffff00ff; /* Clear AH */
207*4882a593Smuzhiyun 		M.x86.R_EAX |= PCIBIOS_SUCCESSFUL;
208*4882a593Smuzhiyun 		retval = 1;
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	default:
211*4882a593Smuzhiyun 		printf("UNSUPPORTED PCIBIOS FUNCTION 0x%x\n", func);
212*4882a593Smuzhiyun 		M.x86.R_EAX &= 0xffff00ff; /* Clear AH */
213*4882a593Smuzhiyun 		M.x86.R_EAX |= PCIBIOS_UNSUPPORTED;
214*4882a593Smuzhiyun 		retval = 0;
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return retval;
219*4882a593Smuzhiyun }
220