xref: /OK3568_Linux_fs/u-boot/arch/x86/include/asm/me_common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * From Coreboot src/southbridge/intel/bd82x6x/me.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Coreboot copies lots of code around. Here we are trying to keep the common
5*4882a593Smuzhiyun  * code in a separate file to reduce code duplication and hopefully make it
6*4882a593Smuzhiyun  * easier to add new platform.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2016 Google, Inc
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __ASM_ME_COMMON_H
14*4882a593Smuzhiyun #define __ASM_ME_COMMON_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/compiler.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <pci.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MCHBAR_PEI_VERSION	0x5034
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define ME_RETRY		100000	/* 1 second */
23*4882a593Smuzhiyun #define ME_DELAY		10	/* 10 us */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Management Engine PCI registers
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PCI_CPU_MEBASE_L	0x70	/* Set by MRC */
30*4882a593Smuzhiyun #define PCI_CPU_MEBASE_H	0x74	/* Set by MRC */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PCI_ME_HFS		0x40
33*4882a593Smuzhiyun #define  ME_HFS_CWS_RESET	0
34*4882a593Smuzhiyun #define  ME_HFS_CWS_INIT	1
35*4882a593Smuzhiyun #define  ME_HFS_CWS_REC		2
36*4882a593Smuzhiyun #define  ME_HFS_CWS_NORMAL	5
37*4882a593Smuzhiyun #define  ME_HFS_CWS_WAIT	6
38*4882a593Smuzhiyun #define  ME_HFS_CWS_TRANS	7
39*4882a593Smuzhiyun #define  ME_HFS_CWS_INVALID	8
40*4882a593Smuzhiyun #define  ME_HFS_STATE_PREBOOT	0
41*4882a593Smuzhiyun #define  ME_HFS_STATE_M0_UMA	1
42*4882a593Smuzhiyun #define  ME_HFS_STATE_M3	4
43*4882a593Smuzhiyun #define  ME_HFS_STATE_M0	5
44*4882a593Smuzhiyun #define  ME_HFS_STATE_BRINGUP	6
45*4882a593Smuzhiyun #define  ME_HFS_STATE_ERROR	7
46*4882a593Smuzhiyun #define  ME_HFS_ERROR_NONE	0
47*4882a593Smuzhiyun #define  ME_HFS_ERROR_UNCAT	1
48*4882a593Smuzhiyun #define  ME_HFS_ERROR_IMAGE	3
49*4882a593Smuzhiyun #define  ME_HFS_ERROR_DEBUG	4
50*4882a593Smuzhiyun #define  ME_HFS_MODE_NORMAL	0
51*4882a593Smuzhiyun #define  ME_HFS_MODE_DEBUG	2
52*4882a593Smuzhiyun #define  ME_HFS_MODE_DIS	3
53*4882a593Smuzhiyun #define  ME_HFS_MODE_OVER_JMPR	4
54*4882a593Smuzhiyun #define  ME_HFS_MODE_OVER_MEI	5
55*4882a593Smuzhiyun #define  ME_HFS_BIOS_DRAM_ACK	1
56*4882a593Smuzhiyun #define  ME_HFS_ACK_NO_DID	0
57*4882a593Smuzhiyun #define  ME_HFS_ACK_RESET	1
58*4882a593Smuzhiyun #define  ME_HFS_ACK_PWR_CYCLE	2
59*4882a593Smuzhiyun #define  ME_HFS_ACK_S3		3
60*4882a593Smuzhiyun #define  ME_HFS_ACK_S4		4
61*4882a593Smuzhiyun #define  ME_HFS_ACK_S5		5
62*4882a593Smuzhiyun #define  ME_HFS_ACK_GBL_RESET	6
63*4882a593Smuzhiyun #define  ME_HFS_ACK_CONTINUE	7
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun struct me_hfs {
66*4882a593Smuzhiyun 	u32 working_state:4;
67*4882a593Smuzhiyun 	u32 mfg_mode:1;
68*4882a593Smuzhiyun 	u32 fpt_bad:1;
69*4882a593Smuzhiyun 	u32 operation_state:3;
70*4882a593Smuzhiyun 	u32 fw_init_complete:1;
71*4882a593Smuzhiyun 	u32 ft_bup_ld_flr:1;
72*4882a593Smuzhiyun 	u32 update_in_progress:1;
73*4882a593Smuzhiyun 	u32 error_code:4;
74*4882a593Smuzhiyun 	u32 operation_mode:4;
75*4882a593Smuzhiyun 	u32 reserved:4;
76*4882a593Smuzhiyun 	u32 boot_options_present:1;
77*4882a593Smuzhiyun 	u32 ack_data:3;
78*4882a593Smuzhiyun 	u32 bios_msg_ack:4;
79*4882a593Smuzhiyun } __packed;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define PCI_ME_UMA		0x44
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct me_uma {
84*4882a593Smuzhiyun 	u32 size:6;
85*4882a593Smuzhiyun 	u32 reserved_1:10;
86*4882a593Smuzhiyun 	u32 valid:1;
87*4882a593Smuzhiyun 	u32 reserved_0:14;
88*4882a593Smuzhiyun 	u32 set_to_one:1;
89*4882a593Smuzhiyun } __packed;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define PCI_ME_H_GS		0x4c
92*4882a593Smuzhiyun #define  ME_INIT_DONE		1
93*4882a593Smuzhiyun #define  ME_INIT_STATUS_SUCCESS	0
94*4882a593Smuzhiyun #define  ME_INIT_STATUS_NOMEM	1
95*4882a593Smuzhiyun #define  ME_INIT_STATUS_ERROR	2
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct me_did {
98*4882a593Smuzhiyun 	u32 uma_base:16;
99*4882a593Smuzhiyun 	u32 reserved:7;
100*4882a593Smuzhiyun 	u32 rapid_start:1;	/* Broadwell only */
101*4882a593Smuzhiyun 	u32 status:4;
102*4882a593Smuzhiyun 	u32 init_done:4;
103*4882a593Smuzhiyun } __packed;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define PCI_ME_GMES		0x48
106*4882a593Smuzhiyun #define  ME_GMES_PHASE_ROM	0
107*4882a593Smuzhiyun #define  ME_GMES_PHASE_BUP	1
108*4882a593Smuzhiyun #define  ME_GMES_PHASE_UKERNEL	2
109*4882a593Smuzhiyun #define  ME_GMES_PHASE_POLICY	3
110*4882a593Smuzhiyun #define  ME_GMES_PHASE_MODULE	4
111*4882a593Smuzhiyun #define  ME_GMES_PHASE_UNKNOWN	5
112*4882a593Smuzhiyun #define  ME_GMES_PHASE_HOST	6
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun struct me_gmes {
115*4882a593Smuzhiyun 	u32 bist_in_prog:1;
116*4882a593Smuzhiyun 	u32 icc_prog_sts:2;
117*4882a593Smuzhiyun 	u32 invoke_mebx:1;
118*4882a593Smuzhiyun 	u32 cpu_replaced_sts:1;
119*4882a593Smuzhiyun 	u32 mbp_rdy:1;
120*4882a593Smuzhiyun 	u32 mfs_failure:1;
121*4882a593Smuzhiyun 	u32 warm_rst_req_for_df:1;
122*4882a593Smuzhiyun 	u32 cpu_replaced_valid:1;
123*4882a593Smuzhiyun 	u32 reserved_1:2;
124*4882a593Smuzhiyun 	u32 fw_upd_ipu:1;
125*4882a593Smuzhiyun 	u32 reserved_2:4;
126*4882a593Smuzhiyun 	u32 current_state:8;
127*4882a593Smuzhiyun 	u32 current_pmevent:4;
128*4882a593Smuzhiyun 	u32 progress_code:4;
129*4882a593Smuzhiyun } __packed;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define PCI_ME_HERES		0xbc
132*4882a593Smuzhiyun #define  PCI_ME_EXT_SHA1	0x00
133*4882a593Smuzhiyun #define  PCI_ME_EXT_SHA256	0x02
134*4882a593Smuzhiyun #define PCI_ME_HER(x)		(0xc0+(4*(x)))
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct me_heres {
137*4882a593Smuzhiyun 	u32 extend_reg_algorithm:4;
138*4882a593Smuzhiyun 	u32 reserved:26;
139*4882a593Smuzhiyun 	u32 extend_feature_present:1;
140*4882a593Smuzhiyun 	u32 extend_reg_valid:1;
141*4882a593Smuzhiyun } __packed;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * Management Engine MEI registers
145*4882a593Smuzhiyun  */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define MEI_H_CB_WW		0x00
148*4882a593Smuzhiyun #define MEI_H_CSR		0x04
149*4882a593Smuzhiyun #define MEI_ME_CB_RW		0x08
150*4882a593Smuzhiyun #define MEI_ME_CSR_HA		0x0c
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun struct mei_csr {
153*4882a593Smuzhiyun 	u32 interrupt_enable:1;
154*4882a593Smuzhiyun 	u32 interrupt_status:1;
155*4882a593Smuzhiyun 	u32 interrupt_generate:1;
156*4882a593Smuzhiyun 	u32 ready:1;
157*4882a593Smuzhiyun 	u32 reset:1;
158*4882a593Smuzhiyun 	u32 reserved:3;
159*4882a593Smuzhiyun 	u32 buffer_read_ptr:8;
160*4882a593Smuzhiyun 	u32 buffer_write_ptr:8;
161*4882a593Smuzhiyun 	u32 buffer_depth:8;
162*4882a593Smuzhiyun } __packed;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MEI_ADDRESS_CORE	0x01
165*4882a593Smuzhiyun #define MEI_ADDRESS_AMT		0x02
166*4882a593Smuzhiyun #define MEI_ADDRESS_RESERVED	0x03
167*4882a593Smuzhiyun #define MEI_ADDRESS_WDT		0x04
168*4882a593Smuzhiyun #define MEI_ADDRESS_MKHI	0x07
169*4882a593Smuzhiyun #define MEI_ADDRESS_ICC		0x08
170*4882a593Smuzhiyun #define MEI_ADDRESS_THERMAL	0x09
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define MEI_HOST_ADDRESS	0
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun struct mei_header {
175*4882a593Smuzhiyun 	u32 client_address:8;
176*4882a593Smuzhiyun 	u32 host_address:8;
177*4882a593Smuzhiyun 	u32 length:9;
178*4882a593Smuzhiyun 	u32 reserved:6;
179*4882a593Smuzhiyun 	u32 is_complete:1;
180*4882a593Smuzhiyun } __packed;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define MKHI_GROUP_ID_CBM	0x00
183*4882a593Smuzhiyun #define MKHI_GROUP_ID_FWCAPS	0x03
184*4882a593Smuzhiyun #define MKHI_GROUP_ID_MDES	0x08
185*4882a593Smuzhiyun #define MKHI_GROUP_ID_GEN	0xff
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define MKHI_GET_FW_VERSION	0x02
188*4882a593Smuzhiyun #define MKHI_END_OF_POST	0x0c
189*4882a593Smuzhiyun #define MKHI_FEATURE_OVERRIDE	0x14
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* Ivybridge only: */
192*4882a593Smuzhiyun #define MKHI_GLOBAL_RESET	0x0b
193*4882a593Smuzhiyun #define MKHI_FWCAPS_GET_RULE	0x02
194*4882a593Smuzhiyun #define MKHI_MDES_ENABLE	0x09
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* Broadwell only: */
197*4882a593Smuzhiyun #define MKHI_GLOBAL_RESET	0x0b
198*4882a593Smuzhiyun #define MKHI_FWCAPS_GET_RULE	0x02
199*4882a593Smuzhiyun #define MKHI_GROUP_ID_HMRFPO	0x05
200*4882a593Smuzhiyun #define MKHI_HMRFPO_LOCK	0x02
201*4882a593Smuzhiyun #define MKHI_HMRFPO_LOCK_NOACK	0x05
202*4882a593Smuzhiyun #define MKHI_MDES_ENABLE	0x09
203*4882a593Smuzhiyun #define MKHI_END_OF_POST_NOACK	0x1a
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun struct mkhi_header {
206*4882a593Smuzhiyun 	u32 group_id:8;
207*4882a593Smuzhiyun 	u32 command:7;
208*4882a593Smuzhiyun 	u32 is_response:1;
209*4882a593Smuzhiyun 	u32 reserved:8;
210*4882a593Smuzhiyun 	u32 result:8;
211*4882a593Smuzhiyun } __packed;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun struct me_fw_version {
214*4882a593Smuzhiyun 	u16 code_minor;
215*4882a593Smuzhiyun 	u16 code_major;
216*4882a593Smuzhiyun 	u16 code_build_number;
217*4882a593Smuzhiyun 	u16 code_hot_fix;
218*4882a593Smuzhiyun 	u16 recovery_minor;
219*4882a593Smuzhiyun 	u16 recovery_major;
220*4882a593Smuzhiyun 	u16 recovery_build_number;
221*4882a593Smuzhiyun 	u16 recovery_hot_fix;
222*4882a593Smuzhiyun } __packed;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define HECI_EOP_STATUS_SUCCESS       0x0
226*4882a593Smuzhiyun #define HECI_EOP_PERFORM_GLOBAL_RESET 0x1
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define CBM_RR_GLOBAL_RESET	0x01
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define GLOBAL_RESET_BIOS_MRC	0x01
231*4882a593Smuzhiyun #define GLOBAL_RESET_BIOS_POST	0x02
232*4882a593Smuzhiyun #define GLOBAL_RESET_MEBX	0x03
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct me_global_reset {
235*4882a593Smuzhiyun 	u8 request_origin;
236*4882a593Smuzhiyun 	u8 reset_type;
237*4882a593Smuzhiyun } __packed;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun enum me_bios_path {
240*4882a593Smuzhiyun 	ME_NORMAL_BIOS_PATH,
241*4882a593Smuzhiyun 	ME_S3WAKE_BIOS_PATH,
242*4882a593Smuzhiyun 	ME_ERROR_BIOS_PATH,
243*4882a593Smuzhiyun 	ME_RECOVERY_BIOS_PATH,
244*4882a593Smuzhiyun 	ME_DISABLE_BIOS_PATH,
245*4882a593Smuzhiyun 	ME_FIRMWARE_UPDATE_BIOS_PATH,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun struct __packed mefwcaps_sku {
249*4882a593Smuzhiyun 	u32 full_net:1;
250*4882a593Smuzhiyun 	u32 std_net:1;
251*4882a593Smuzhiyun 	u32 manageability:1;
252*4882a593Smuzhiyun 	u32 small_business:1;
253*4882a593Smuzhiyun 	u32 l3manageability:1;
254*4882a593Smuzhiyun 	u32 intel_at:1;
255*4882a593Smuzhiyun 	u32 intel_cls:1;
256*4882a593Smuzhiyun 	u32 reserved:3;
257*4882a593Smuzhiyun 	u32 intel_mpc:1;
258*4882a593Smuzhiyun 	u32 icc_over_clocking:1;
259*4882a593Smuzhiyun 	u32 pavp:1;
260*4882a593Smuzhiyun 	u32 reserved_1:4;
261*4882a593Smuzhiyun 	u32 ipv6:1;
262*4882a593Smuzhiyun 	u32 kvm:1;
263*4882a593Smuzhiyun 	u32 och:1;
264*4882a593Smuzhiyun 	u32 vlan:1;
265*4882a593Smuzhiyun 	u32 tls:1;
266*4882a593Smuzhiyun 	u32 reserved_4:1;
267*4882a593Smuzhiyun 	u32 wlan:1;
268*4882a593Smuzhiyun 	u32 reserved_5:8;
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun struct __packed tdt_state_flag {
272*4882a593Smuzhiyun 	u16 lock_state:1;
273*4882a593Smuzhiyun 	u16 authenticate_module:1;
274*4882a593Smuzhiyun 	u16 s3authentication:1;
275*4882a593Smuzhiyun 	u16 flash_wear_out:1;
276*4882a593Smuzhiyun 	u16 flash_variable_security:1;
277*4882a593Smuzhiyun 	u16 wwan3gpresent:1;	/* ivybridge only */
278*4882a593Smuzhiyun 	u16 wwan3goob:1;	/* ivybridge only */
279*4882a593Smuzhiyun 	u16 reserved:9;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun struct __packed tdt_state_info {
283*4882a593Smuzhiyun 	u8 state;
284*4882a593Smuzhiyun 	u8 last_theft_trigger;
285*4882a593Smuzhiyun 	struct tdt_state_flag flags;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct __packed mbp_rom_bist_data {
289*4882a593Smuzhiyun 	u16 device_id;
290*4882a593Smuzhiyun 	u16 fuse_test_flags;
291*4882a593Smuzhiyun 	u32 umchid[4];
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun struct __packed mbp_platform_key {
295*4882a593Smuzhiyun 	u32 key[8];
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun struct __packed mbp_header {
299*4882a593Smuzhiyun 	u32 mbp_size:8;
300*4882a593Smuzhiyun 	u32 num_entries:8;
301*4882a593Smuzhiyun 	u32 rsvd:16;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun struct __packed mbp_item_header {
305*4882a593Smuzhiyun 	u32 app_id:8;
306*4882a593Smuzhiyun 	u32 item_id:8;
307*4882a593Smuzhiyun 	u32 length:8;
308*4882a593Smuzhiyun 	u32 rsvd:8;
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun struct __packed me_fwcaps {
312*4882a593Smuzhiyun 	u32 id;
313*4882a593Smuzhiyun 	u8 length;
314*4882a593Smuzhiyun 	struct mefwcaps_sku caps_sku;
315*4882a593Smuzhiyun 	u8 reserved[3];
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /**
319*4882a593Smuzhiyun  * intel_me_status() - Check Intel Management Engine status
320*4882a593Smuzhiyun  *
321*4882a593Smuzhiyun  * @me_dev:	Management engine PCI device
322*4882a593Smuzhiyun  */
323*4882a593Smuzhiyun void intel_me_status(struct udevice *me_dev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /**
326*4882a593Smuzhiyun  * intel_early_me_init() - Early Intel Management Engine init
327*4882a593Smuzhiyun  *
328*4882a593Smuzhiyun  * @me_dev:	Management engine PCI device
329*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
330*4882a593Smuzhiyun  */
331*4882a593Smuzhiyun int intel_early_me_init(struct udevice *me_dev);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /**
334*4882a593Smuzhiyun  * intel_early_me_uma_size() - Get UMA size from the Intel Management Engine
335*4882a593Smuzhiyun  *
336*4882a593Smuzhiyun  * @me_dev:	Management engine PCI device
337*4882a593Smuzhiyun  * @return UMA size if OK, -EINVAL on error
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun int intel_early_me_uma_size(struct udevice *me_dev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun  * intel_early_me_init_done() - Complete Intel Management Engine init
343*4882a593Smuzhiyun  *
344*4882a593Smuzhiyun  * @dev:	Northbridge device
345*4882a593Smuzhiyun  * @me_dev:	Management engine PCI device
346*4882a593Smuzhiyun  * @status:	Status result (ME_INIT_...)
347*4882a593Smuzhiyun  * @return 0 to continue to boot, -EINVAL on unknown result data, -ETIMEDOUT
348*4882a593Smuzhiyun  * if ME did not respond
349*4882a593Smuzhiyun  */
350*4882a593Smuzhiyun int intel_early_me_init_done(struct udevice *dev, struct udevice *me_dev,
351*4882a593Smuzhiyun 			     uint status);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun int intel_me_hsio_version(struct udevice *dev, uint16_t *version,
354*4882a593Smuzhiyun 			  uint16_t *checksum);
355*4882a593Smuzhiyun 
pci_read_dword_ptr(struct udevice * me_dev,void * ptr,int offset)356*4882a593Smuzhiyun static inline void pci_read_dword_ptr(struct udevice *me_dev, void *ptr,
357*4882a593Smuzhiyun 				      int offset)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u32 dword;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	dm_pci_read_config32(me_dev, offset, &dword);
362*4882a593Smuzhiyun 	memcpy(ptr, &dword, sizeof(dword));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
pci_write_dword_ptr(struct udevice * me_dev,void * ptr,int offset)365*4882a593Smuzhiyun static inline void pci_write_dword_ptr(struct udevice *me_dev, void *ptr,
366*4882a593Smuzhiyun 				       int offset)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u32 dword = 0;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	memcpy(&dword, ptr, sizeof(dword));
371*4882a593Smuzhiyun 	dm_pci_write_config32(me_dev, offset, dword);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun #endif
374