1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (c) 2014 Google, Inc 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * From Coreboot src/southbridge/intel/bd82x6x/pch.h 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2008-2009 coresystems GmbH 7*4882a593Smuzhiyun * Copyright (C) 2012 The Chromium OS Authors. All rights reserved. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef _ASM_ARCH_PCH_H 13*4882a593Smuzhiyun #define _ASM_ARCH_PCH_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include <pci.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* PCH types */ 18*4882a593Smuzhiyun #define PCH_TYPE_CPT 0x1c /* CougarPoint */ 19*4882a593Smuzhiyun #define PCH_TYPE_PPT 0x1e /* IvyBridge */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun /* PCH stepping values for LPC device */ 22*4882a593Smuzhiyun #define PCH_STEP_A0 0 23*4882a593Smuzhiyun #define PCH_STEP_A1 1 24*4882a593Smuzhiyun #define PCH_STEP_B0 2 25*4882a593Smuzhiyun #define PCH_STEP_B1 3 26*4882a593Smuzhiyun #define PCH_STEP_B2 4 27*4882a593Smuzhiyun #define PCH_STEP_B3 5 28*4882a593Smuzhiyun #define DEFAULT_GPIOBASE 0x0480 29*4882a593Smuzhiyun #define DEFAULT_PMBASE 0x0500 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define SMBUS_IO_BASE 0x0400 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define MAINBOARD_POWER_OFF 0 34*4882a593Smuzhiyun #define MAINBOARD_POWER_ON 1 35*4882a593Smuzhiyun #define MAINBOARD_POWER_KEEP 2 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* PCI Configuration Space (D30:F0): PCI2PCI */ 38*4882a593Smuzhiyun #define PSTS 0x06 39*4882a593Smuzhiyun #define SMLT 0x1b 40*4882a593Smuzhiyun #define SECSTS 0x1e 41*4882a593Smuzhiyun #define INTR 0x3c 42*4882a593Smuzhiyun #define BCTRL 0x3e 43*4882a593Smuzhiyun #define SBR (1 << 6) 44*4882a593Smuzhiyun #define SEE (1 << 1) 45*4882a593Smuzhiyun #define PERE (1 << 0) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define PCH_EHCI1_DEV PCI_BDF(0, 0x1d, 0) 48*4882a593Smuzhiyun #define PCH_EHCI2_DEV PCI_BDF(0, 0x1a, 0) 49*4882a593Smuzhiyun #define PCH_XHCI_DEV PCI_BDF(0, 0x14, 0) 50*4882a593Smuzhiyun #define PCH_ME_DEV PCI_BDF(0, 0x16, 0) 51*4882a593Smuzhiyun #define PCH_PCIE_DEV_SLOT 28 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define PCH_DEV PCI_BDF(0, 0, 0) 54*4882a593Smuzhiyun #define PCH_VIDEO_DEV PCI_BDF(0, 2, 0) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* PCI Configuration Space (D31:F0): LPC */ 57*4882a593Smuzhiyun #define PCH_LPC_DEV PCI_BDF(0, 0x1f, 0) 58*4882a593Smuzhiyun #define SERIRQ_CNTL 0x64 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define GEN_PMCON_1 0xa0 61*4882a593Smuzhiyun #define GEN_PMCON_2 0xa2 62*4882a593Smuzhiyun #define GEN_PMCON_3 0xa4 63*4882a593Smuzhiyun #define ETR3 0xac 64*4882a593Smuzhiyun #define ETR3_CWORWRE (1 << 18) 65*4882a593Smuzhiyun #define ETR3_CF9GR (1 << 20) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* GEN_PMCON_3 bits */ 68*4882a593Smuzhiyun #define RTC_BATTERY_DEAD (1 << 2) 69*4882a593Smuzhiyun #define RTC_POWER_FAILED (1 << 1) 70*4882a593Smuzhiyun #define SLEEP_AFTER_POWER_FAIL (1 << 0) 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define BIOS_CNTL 0xDC 73*4882a593Smuzhiyun #define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */ 74*4882a593Smuzhiyun #define GPIO_CNTL 0x4C /* LPC GPIO Control Register */ 75*4882a593Smuzhiyun #define GPIO_ROUT 0xb8 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define PIRQA_ROUT 0x60 78*4882a593Smuzhiyun #define PIRQB_ROUT 0x61 79*4882a593Smuzhiyun #define PIRQC_ROUT 0x62 80*4882a593Smuzhiyun #define PIRQD_ROUT 0x63 81*4882a593Smuzhiyun #define PIRQE_ROUT 0x68 82*4882a593Smuzhiyun #define PIRQF_ROUT 0x69 83*4882a593Smuzhiyun #define PIRQG_ROUT 0x6A 84*4882a593Smuzhiyun #define PIRQH_ROUT 0x6B 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define GEN_PMCON_1 0xa0 87*4882a593Smuzhiyun #define GEN_PMCON_2 0xa2 88*4882a593Smuzhiyun #define GEN_PMCON_3 0xa4 89*4882a593Smuzhiyun #define ETR3 0xac 90*4882a593Smuzhiyun #define ETR3_CWORWRE (1 << 18) 91*4882a593Smuzhiyun #define ETR3_CF9GR (1 << 20) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define PMBASE 0x40 94*4882a593Smuzhiyun #define ACPI_CNTL 0x44 95*4882a593Smuzhiyun #define BIOS_CNTL 0xDC 96*4882a593Smuzhiyun #define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */ 97*4882a593Smuzhiyun #define GPIO_CNTL 0x4C /* LPC GPIO Control Register */ 98*4882a593Smuzhiyun #define GPIO_ROUT 0xb8 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* PCI Configuration Space (D31:F1): IDE */ 101*4882a593Smuzhiyun #define PCH_IDE_DEV PCI_BDF(0, 0x1f, 1) 102*4882a593Smuzhiyun #define PCH_SATA_DEV PCI_BDF(0, 0x1f, 2) 103*4882a593Smuzhiyun #define PCH_SATA2_DEV PCI_BDF(0, 0x1f, 5) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */ 106*4882a593Smuzhiyun #define IDE_SSDE1 (1 << 3) 107*4882a593Smuzhiyun #define IDE_SSDE0 (1 << 2) 108*4882a593Smuzhiyun #define IDE_PSDE1 (1 << 1) 109*4882a593Smuzhiyun #define IDE_PSDE0 (1 << 0) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define IDE_SDMA_TIM 0x4a 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */ 114*4882a593Smuzhiyun #define SIG_MODE_SEC_NORMAL (0 << 18) 115*4882a593Smuzhiyun #define SIG_MODE_SEC_TRISTATE (1 << 18) 116*4882a593Smuzhiyun #define SIG_MODE_SEC_DRIVELOW (2 << 18) 117*4882a593Smuzhiyun #define SIG_MODE_PRI_NORMAL (0 << 16) 118*4882a593Smuzhiyun #define SIG_MODE_PRI_TRISTATE (1 << 16) 119*4882a593Smuzhiyun #define SIG_MODE_PRI_DRIVELOW (2 << 16) 120*4882a593Smuzhiyun #define FAST_SCB1 (1 << 15) 121*4882a593Smuzhiyun #define FAST_SCB0 (1 << 14) 122*4882a593Smuzhiyun #define FAST_PCB1 (1 << 13) 123*4882a593Smuzhiyun #define FAST_PCB0 (1 << 12) 124*4882a593Smuzhiyun #define SCB1 (1 << 3) 125*4882a593Smuzhiyun #define SCB0 (1 << 2) 126*4882a593Smuzhiyun #define PCB1 (1 << 1) 127*4882a593Smuzhiyun #define PCB0 (1 << 0) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define SATA_SIRI 0xa0 /* SATA Indexed Register Index */ 130*4882a593Smuzhiyun #define SATA_SIRD 0xa4 /* SATA Indexed Register Data */ 131*4882a593Smuzhiyun #define SATA_SP 0xd0 /* Scratchpad */ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* SATA IOBP Registers */ 134*4882a593Smuzhiyun #define SATA_IOBP_SP0G3IR 0xea000151 135*4882a593Smuzhiyun #define SATA_IOBP_SP1G3IR 0xea000051 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define VCH 0x0000 /* 32bit */ 138*4882a593Smuzhiyun #define VCAP1 0x0004 /* 32bit */ 139*4882a593Smuzhiyun #define VCAP2 0x0008 /* 32bit */ 140*4882a593Smuzhiyun #define PVC 0x000c /* 16bit */ 141*4882a593Smuzhiyun #define PVS 0x000e /* 16bit */ 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define V0CAP 0x0010 /* 32bit */ 144*4882a593Smuzhiyun #define V0CTL 0x0014 /* 32bit */ 145*4882a593Smuzhiyun #define V0STS 0x001a /* 16bit */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define V1CAP 0x001c /* 32bit */ 148*4882a593Smuzhiyun #define V1CTL 0x0020 /* 32bit */ 149*4882a593Smuzhiyun #define V1STS 0x0026 /* 16bit */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define RCTCL 0x0100 /* 32bit */ 152*4882a593Smuzhiyun #define ESD 0x0104 /* 32bit */ 153*4882a593Smuzhiyun #define ULD 0x0110 /* 32bit */ 154*4882a593Smuzhiyun #define ULBA 0x0118 /* 64bit */ 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define RP1D 0x0120 /* 32bit */ 157*4882a593Smuzhiyun #define RP1BA 0x0128 /* 64bit */ 158*4882a593Smuzhiyun #define RP2D 0x0130 /* 32bit */ 159*4882a593Smuzhiyun #define RP2BA 0x0138 /* 64bit */ 160*4882a593Smuzhiyun #define RP3D 0x0140 /* 32bit */ 161*4882a593Smuzhiyun #define RP3BA 0x0148 /* 64bit */ 162*4882a593Smuzhiyun #define RP4D 0x0150 /* 32bit */ 163*4882a593Smuzhiyun #define RP4BA 0x0158 /* 64bit */ 164*4882a593Smuzhiyun #define HDD 0x0160 /* 32bit */ 165*4882a593Smuzhiyun #define HDBA 0x0168 /* 64bit */ 166*4882a593Smuzhiyun #define RP5D 0x0170 /* 32bit */ 167*4882a593Smuzhiyun #define RP5BA 0x0178 /* 64bit */ 168*4882a593Smuzhiyun #define RP6D 0x0180 /* 32bit */ 169*4882a593Smuzhiyun #define RP6BA 0x0188 /* 64bit */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define RPC 0x0400 /* 32bit */ 172*4882a593Smuzhiyun #define RPFN 0x0404 /* 32bit */ 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define TRSR 0x1e00 /* 8bit */ 175*4882a593Smuzhiyun #define TRCR 0x1e10 /* 64bit */ 176*4882a593Smuzhiyun #define TWDR 0x1e18 /* 64bit */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define IOTR0 0x1e80 /* 64bit */ 179*4882a593Smuzhiyun #define IOTR1 0x1e88 /* 64bit */ 180*4882a593Smuzhiyun #define IOTR2 0x1e90 /* 64bit */ 181*4882a593Smuzhiyun #define IOTR3 0x1e98 /* 64bit */ 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define TCTL 0x3000 /* 8bit */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define NOINT 0 186*4882a593Smuzhiyun #define INTA 1 187*4882a593Smuzhiyun #define INTB 2 188*4882a593Smuzhiyun #define INTC 3 189*4882a593Smuzhiyun #define INTD 4 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define DIR_IDR 12 /* Interrupt D Pin Offset */ 192*4882a593Smuzhiyun #define DIR_ICR 8 /* Interrupt C Pin Offset */ 193*4882a593Smuzhiyun #define DIR_IBR 4 /* Interrupt B Pin Offset */ 194*4882a593Smuzhiyun #define DIR_IAR 0 /* Interrupt A Pin Offset */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define PIRQA 0 197*4882a593Smuzhiyun #define PIRQB 1 198*4882a593Smuzhiyun #define PIRQC 2 199*4882a593Smuzhiyun #define PIRQD 3 200*4882a593Smuzhiyun #define PIRQE 4 201*4882a593Smuzhiyun #define PIRQF 5 202*4882a593Smuzhiyun #define PIRQG 6 203*4882a593Smuzhiyun #define PIRQH 7 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* IO Buffer Programming */ 206*4882a593Smuzhiyun #define IOBPIRI 0x2330 207*4882a593Smuzhiyun #define IOBPD 0x2334 208*4882a593Smuzhiyun #define IOBPS 0x2338 209*4882a593Smuzhiyun #define IOBPS_RW_BX ((1 << 9)|(1 << 10)) 210*4882a593Smuzhiyun #define IOBPS_WRITE_AX ((1 << 9)|(1 << 10)) 211*4882a593Smuzhiyun #define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10)) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define D31IP 0x3100 /* 32bit */ 214*4882a593Smuzhiyun #define D31IP_TTIP 24 /* Thermal Throttle Pin */ 215*4882a593Smuzhiyun #define D31IP_SIP2 20 /* SATA Pin 2 */ 216*4882a593Smuzhiyun #define D31IP_SMIP 12 /* SMBUS Pin */ 217*4882a593Smuzhiyun #define D31IP_SIP 8 /* SATA Pin */ 218*4882a593Smuzhiyun #define D30IP 0x3104 /* 32bit */ 219*4882a593Smuzhiyun #define D30IP_PIP 0 /* PCI Bridge Pin */ 220*4882a593Smuzhiyun #define D29IP 0x3108 /* 32bit */ 221*4882a593Smuzhiyun #define D29IP_E1P 0 /* EHCI #1 Pin */ 222*4882a593Smuzhiyun #define D28IP 0x310c /* 32bit */ 223*4882a593Smuzhiyun #define D28IP_P8IP 28 /* PCI Express Port 8 */ 224*4882a593Smuzhiyun #define D28IP_P7IP 24 /* PCI Express Port 7 */ 225*4882a593Smuzhiyun #define D28IP_P6IP 20 /* PCI Express Port 6 */ 226*4882a593Smuzhiyun #define D28IP_P5IP 16 /* PCI Express Port 5 */ 227*4882a593Smuzhiyun #define D28IP_P4IP 12 /* PCI Express Port 4 */ 228*4882a593Smuzhiyun #define D28IP_P3IP 8 /* PCI Express Port 3 */ 229*4882a593Smuzhiyun #define D28IP_P2IP 4 /* PCI Express Port 2 */ 230*4882a593Smuzhiyun #define D28IP_P1IP 0 /* PCI Express Port 1 */ 231*4882a593Smuzhiyun #define D27IP 0x3110 /* 32bit */ 232*4882a593Smuzhiyun #define D27IP_ZIP 0 /* HD Audio Pin */ 233*4882a593Smuzhiyun #define D26IP 0x3114 /* 32bit */ 234*4882a593Smuzhiyun #define D26IP_E2P 0 /* EHCI #2 Pin */ 235*4882a593Smuzhiyun #define D25IP 0x3118 /* 32bit */ 236*4882a593Smuzhiyun #define D25IP_LIP 0 /* GbE LAN Pin */ 237*4882a593Smuzhiyun #define D22IP 0x3124 /* 32bit */ 238*4882a593Smuzhiyun #define D22IP_KTIP 12 /* KT Pin */ 239*4882a593Smuzhiyun #define D22IP_IDERIP 8 /* IDE-R Pin */ 240*4882a593Smuzhiyun #define D22IP_MEI2IP 4 /* MEI #2 Pin */ 241*4882a593Smuzhiyun #define D22IP_MEI1IP 0 /* MEI #1 Pin */ 242*4882a593Smuzhiyun #define D20IP 0x3128 /* 32bit */ 243*4882a593Smuzhiyun #define D20IP_XHCIIP 0 244*4882a593Smuzhiyun #define D31IR 0x3140 /* 16bit */ 245*4882a593Smuzhiyun #define D30IR 0x3142 /* 16bit */ 246*4882a593Smuzhiyun #define D29IR 0x3144 /* 16bit */ 247*4882a593Smuzhiyun #define D28IR 0x3146 /* 16bit */ 248*4882a593Smuzhiyun #define D27IR 0x3148 /* 16bit */ 249*4882a593Smuzhiyun #define D26IR 0x314c /* 16bit */ 250*4882a593Smuzhiyun #define D25IR 0x3150 /* 16bit */ 251*4882a593Smuzhiyun #define D22IR 0x315c /* 16bit */ 252*4882a593Smuzhiyun #define D20IR 0x3160 /* 16bit */ 253*4882a593Smuzhiyun #define OIC 0x31fe /* 16bit */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define SPI_FREQ_SWSEQ 0x3893 256*4882a593Smuzhiyun #define SPI_DESC_COMP0 0x38b0 257*4882a593Smuzhiyun #define SPI_FREQ_WR_ERA 0x38b4 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define DIR_ROUTE(a, b, c, d) \ 260*4882a593Smuzhiyun (((d) << DIR_IDR) | ((c) << DIR_ICR) | \ 261*4882a593Smuzhiyun ((b) << DIR_IBR) | ((a) << DIR_IAR)) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define HPTC 0x3404 /* 32bit */ 264*4882a593Smuzhiyun #define BUC 0x3414 /* 32bit */ 265*4882a593Smuzhiyun #define PCH_DISABLE_GBE (1 << 5) 266*4882a593Smuzhiyun #define FD 0x3418 /* 32bit */ 267*4882a593Smuzhiyun #define DISPBDF 0x3424 /* 16bit */ 268*4882a593Smuzhiyun #define FD2 0x3428 /* 32bit */ 269*4882a593Smuzhiyun #define CG 0x341c /* 32bit */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Function Disable 1 RCBA 0x3418 */ 272*4882a593Smuzhiyun #define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26)) 273*4882a593Smuzhiyun #define PCH_DISABLE_P2P (1 << 1) 274*4882a593Smuzhiyun #define PCH_DISABLE_SATA1 (1 << 2) 275*4882a593Smuzhiyun #define PCH_DISABLE_SMBUS (1 << 3) 276*4882a593Smuzhiyun #define PCH_DISABLE_HD_AUDIO (1 << 4) 277*4882a593Smuzhiyun #define PCH_DISABLE_EHCI2 (1 << 13) 278*4882a593Smuzhiyun #define PCH_DISABLE_LPC (1 << 14) 279*4882a593Smuzhiyun #define PCH_DISABLE_EHCI1 (1 << 15) 280*4882a593Smuzhiyun #define PCH_DISABLE_PCIE(x) (1 << (16 + x)) 281*4882a593Smuzhiyun #define PCH_DISABLE_THERMAL (1 << 24) 282*4882a593Smuzhiyun #define PCH_DISABLE_SATA2 (1 << 25) 283*4882a593Smuzhiyun #define PCH_DISABLE_XHCI (1 << 27) 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* Function Disable 2 RCBA 0x3428 */ 286*4882a593Smuzhiyun #define PCH_DISABLE_KT (1 << 4) 287*4882a593Smuzhiyun #define PCH_DISABLE_IDER (1 << 3) 288*4882a593Smuzhiyun #define PCH_DISABLE_MEI2 (1 << 2) 289*4882a593Smuzhiyun #define PCH_DISABLE_MEI1 (1 << 1) 290*4882a593Smuzhiyun #define PCH_ENABLE_DBDF (1 << 0) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* ICH7 GPIOBASE */ 293*4882a593Smuzhiyun #define GPIO_USE_SEL 0x00 294*4882a593Smuzhiyun #define GP_IO_SEL 0x04 295*4882a593Smuzhiyun #define GP_LVL 0x0c 296*4882a593Smuzhiyun #define GPO_BLINK 0x18 297*4882a593Smuzhiyun #define GPI_INV 0x2c 298*4882a593Smuzhiyun #define GPIO_USE_SEL2 0x30 299*4882a593Smuzhiyun #define GP_IO_SEL2 0x34 300*4882a593Smuzhiyun #define GP_LVL2 0x38 301*4882a593Smuzhiyun #define GPIO_USE_SEL3 0x40 302*4882a593Smuzhiyun #define GP_IO_SEL3 0x44 303*4882a593Smuzhiyun #define GP_LVL3 0x48 304*4882a593Smuzhiyun #define GP_RST_SEL1 0x60 305*4882a593Smuzhiyun #define GP_RST_SEL2 0x64 306*4882a593Smuzhiyun #define GP_RST_SEL3 0x68 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* ICH7 PMBASE */ 309*4882a593Smuzhiyun #define PM1_STS 0x00 310*4882a593Smuzhiyun #define WAK_STS (1 << 15) 311*4882a593Smuzhiyun #define PCIEXPWAK_STS (1 << 14) 312*4882a593Smuzhiyun #define PRBTNOR_STS (1 << 11) 313*4882a593Smuzhiyun #define RTC_STS (1 << 10) 314*4882a593Smuzhiyun #define PWRBTN_STS (1 << 8) 315*4882a593Smuzhiyun #define GBL_STS (1 << 5) 316*4882a593Smuzhiyun #define BM_STS (1 << 4) 317*4882a593Smuzhiyun #define TMROF_STS (1 << 0) 318*4882a593Smuzhiyun #define PM1_EN 0x02 319*4882a593Smuzhiyun #define PCIEXPWAK_DIS (1 << 14) 320*4882a593Smuzhiyun #define RTC_EN (1 << 10) 321*4882a593Smuzhiyun #define PWRBTN_EN (1 << 8) 322*4882a593Smuzhiyun #define GBL_EN (1 << 5) 323*4882a593Smuzhiyun #define TMROF_EN (1 << 0) 324*4882a593Smuzhiyun #define PM1_CNT 0x04 325*4882a593Smuzhiyun #define SLP_EN (1 << 13) 326*4882a593Smuzhiyun #define SLP_TYP (7 << 10) 327*4882a593Smuzhiyun #define SLP_TYP_S0 0 328*4882a593Smuzhiyun #define SLP_TYP_S1 1 329*4882a593Smuzhiyun #define SLP_TYP_S3 5 330*4882a593Smuzhiyun #define SLP_TYP_S4 6 331*4882a593Smuzhiyun #define SLP_TYP_S5 7 332*4882a593Smuzhiyun #define GBL_RLS (1 << 2) 333*4882a593Smuzhiyun #define BM_RLD (1 << 1) 334*4882a593Smuzhiyun #define SCI_EN (1 << 0) 335*4882a593Smuzhiyun #define PM1_TMR 0x08 336*4882a593Smuzhiyun #define PROC_CNT 0x10 337*4882a593Smuzhiyun #define LV2 0x14 338*4882a593Smuzhiyun #define LV3 0x15 339*4882a593Smuzhiyun #define LV4 0x16 340*4882a593Smuzhiyun #define PM2_CNT 0x50 /* mobile only */ 341*4882a593Smuzhiyun #define GPE0_STS 0x20 342*4882a593Smuzhiyun #define PME_B0_STS (1 << 13) 343*4882a593Smuzhiyun #define PME_STS (1 << 11) 344*4882a593Smuzhiyun #define BATLOW_STS (1 << 10) 345*4882a593Smuzhiyun #define PCI_EXP_STS (1 << 9) 346*4882a593Smuzhiyun #define RI_STS (1 << 8) 347*4882a593Smuzhiyun #define SMB_WAK_STS (1 << 7) 348*4882a593Smuzhiyun #define TCOSCI_STS (1 << 6) 349*4882a593Smuzhiyun #define SWGPE_STS (1 << 2) 350*4882a593Smuzhiyun #define HOT_PLUG_STS (1 << 1) 351*4882a593Smuzhiyun #define GPE0_EN 0x28 352*4882a593Smuzhiyun #define PME_B0_EN (1 << 13) 353*4882a593Smuzhiyun #define PME_EN (1 << 11) 354*4882a593Smuzhiyun #define TCOSCI_EN (1 << 6) 355*4882a593Smuzhiyun #define SMI_EN 0x30 356*4882a593Smuzhiyun #define INTEL_USB2_EN (1 << 18) /* Intel-Specific USB2 SMI logic */ 357*4882a593Smuzhiyun #define LEGACY_USB2_EN (1 << 17) /* Legacy USB2 SMI logic */ 358*4882a593Smuzhiyun #define PERIODIC_EN (1 << 14) /* SMI on PERIODIC_STS in SMI_STS */ 359*4882a593Smuzhiyun #define TCO_EN (1 << 13) /* Enable TCO Logic (BIOSWE et al) */ 360*4882a593Smuzhiyun #define MCSMI_EN (1 << 11) /* Trap microcontroller range access */ 361*4882a593Smuzhiyun #define BIOS_RLS (1 << 7) /* asserts SCI on bit set */ 362*4882a593Smuzhiyun #define SWSMI_TMR_EN (1 << 6) /* start software smi timer on bit set */ 363*4882a593Smuzhiyun #define APMC_EN (1 << 5) /* Writes to APM_CNT cause SMI# */ 364*4882a593Smuzhiyun #define SLP_SMI_EN (1 << 4) /* Write SLP_EN in PM1_CNT asserts SMI# */ 365*4882a593Smuzhiyun #define LEGACY_USB_EN (1 << 3) /* Legacy USB circuit SMI logic */ 366*4882a593Smuzhiyun #define BIOS_EN (1 << 2) /* Assert SMI# on setting GBL_RLS bit */ 367*4882a593Smuzhiyun #define EOS (1 << 1) /* End of SMI (deassert SMI#) */ 368*4882a593Smuzhiyun #define GBL_SMI_EN (1 << 0) /* SMI# generation at all? */ 369*4882a593Smuzhiyun #define SMI_STS 0x34 370*4882a593Smuzhiyun #define ALT_GP_SMI_EN 0x38 371*4882a593Smuzhiyun #define ALT_GP_SMI_STS 0x3a 372*4882a593Smuzhiyun #define GPE_CNTL 0x42 373*4882a593Smuzhiyun #define DEVACT_STS 0x44 374*4882a593Smuzhiyun #define SS_CNT 0x50 375*4882a593Smuzhiyun #define C3_RES 0x54 376*4882a593Smuzhiyun #define TCO1_STS 0x64 377*4882a593Smuzhiyun #define DMISCI_STS (1 << 9) 378*4882a593Smuzhiyun #define TCO2_STS 0x66 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /** 381*4882a593Smuzhiyun * pch_silicon_revision() - Read silicon device ID from the PCH 382*4882a593Smuzhiyun * 383*4882a593Smuzhiyun * @dev: PCH device 384*4882a593Smuzhiyun * @return silicon device ID 385*4882a593Smuzhiyun */ 386*4882a593Smuzhiyun int pch_silicon_type(struct udevice *dev); 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /** 389*4882a593Smuzhiyun * pch_pch_iobp_update() - Update a pch register 390*4882a593Smuzhiyun * 391*4882a593Smuzhiyun * @dev: PCH device 392*4882a593Smuzhiyun * @address: Address to update 393*4882a593Smuzhiyun * @andvalue: Value to AND with existing value 394*4882a593Smuzhiyun * @orvalue: Value to OR with existing value 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun void pch_iobp_update(struct udevice *dev, u32 address, u32 andvalue, 397*4882a593Smuzhiyun u32 orvalue); 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #endif 400